Efficient VLSI architecture of CAVLC decoder with power optimized

被引:2
|
作者
陈光化 [1 ]
胡登基 [2 ]
张金艺 [1 ]
郑伟峰 [2 ]
曾为民 [1 ]
机构
[1] Key Laboratory of Advanced Display and System Applications, Ministry of Education
[2] Shanghai Key Laboratory of Power Station Automation Technology, School of Mechatronics Engineering and Automation, Shanghai
关键词
D O I
暂无
中图分类号
TN47 [大规模集成电路、超大规模集成电路]; TN764 [解码器];
学科分类号
摘要
This paper presents an efficient VLSI architecture of the contest-based adaptive variable length code (CAVLC) decoder with power optimized for the H.264/advanced video coding (AVC) standard. In the proposed design, according to the regularity of the codewords, the first one detector is used to solve the low efficiency and high power dissipation problem within the traditional method of table-searching. Considering the relevance of the data used in the process of runbefore’s decoding, arithmetic operation is combined with finite state machine (FSM), which achieves higher decoding efficiency. According to the CAVLC decoding flow, clock gating is employed in the module level and the register level respectively, which reduces 43% of the overall dynamic power dissipation. The proposed design can decode every syntax element in one clock cycle. When the proposed design is synthesized at the clock constraint of 100 MHz, the synthesis result shows that the design costs 11 300 gates under a 0.25 μm CMOS technology, which meets the demand of real time decoding in the H.264/AVC standard.
引用
收藏
页码:462 / 465
页数:4
相关论文
共 50 条
  • [1] Efficient VLSI architecture of CAVLC decoder with power optimized
    陈光化
    胡登基
    张金艺
    郑伟峰
    曾为民
    Advances in Manufacturing, 2009, (06) : 462 - 465
  • [2] A VLSI architecture design of CAVLC decoder
    Wu, D
    Gao, W
    Hu, MZ
    Ji, ZZ
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 962 - 965
  • [3] A highly efficient VLSI architecture for H.264/AVC CAVLC decoder
    Lin, Heng-Yao
    Lu, Ying-Hong
    Liu, Bin-Da
    Yang, Jar-Ferr
    IEEE TRANSACTIONS ON MULTIMEDIA, 2008, 10 (01) : 31 - 42
  • [4] VLSI Implementation of CAVLC Decoder with Power Optimized for H.264/AVC Video Decoding
    Chen Guanghua
    Liu Ming
    Zhu Jingming
    Ma Shiwei
    Zeng Weimin
    ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 422 - +
  • [5] High performance VLSI architecture design for H.264 CAVLC decoder
    Alle, Mythri
    Biswas, J.
    Nandy, S. K.
    IEEE 17TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 2006, : 317 - +
  • [6] Efficient VLSI Design of CAVLC Decoder of H.264 for HD Videos
    Mukherjee, Rohan
    Banerjee, Anupam
    Chakrabarti, Indrajit
    Dutta, Pranab Kumar
    Ray, Ajoy Kumar
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [7] A memory and speed efficient CAVLC decoder
    Qin, X
    Yan, XL
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2005, PTS 1-4, 2005, 5960 : 1418 - 1426
  • [8] An efficient VLSI architecture of VLD for AVS HDTV decoder
    Sheng, Bin
    Gao, Wen
    Xie, Don
    Wu, Di
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (02) : 696 - 701
  • [9] An efficient VLSI architecture for CBAC of AVS HDTV decoder
    Zheng, Junhao
    Gao, Wen
    Wu, David
    Xie, Don
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2009, 24 (04) : 324 - 332
  • [10] A Novel Cost-Effective and Programmable VLSI Architecture of CAVLC Decoder for H.264/AVC
    Yanmei Qu
    Yun He
    Shunliang Mei
    Journal of Signal Processing Systems, 2008, 50 : 41 - 51