VLSI Implementation of CAVLC Decoder with Power Optimized for H.264/AVC Video Decoding

被引:0
|
作者
Chen Guanghua [1 ]
Liu Ming [1 ]
Zhu Jingming [1 ]
Ma Shiwei [1 ]
Zeng Weimin [1 ]
机构
[1] Shanghai Univ, Key Lab Adv Display & Syst Applicat, Minist Educ, Microelect Res & Dev Ctr, Shanghai 200072, Peoples R China
关键词
H.264/AVC; CAVLC; decoder;
D O I
10.1109/ICOSP.2008.4697161
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an efficient method of the contest-based adaptive variable length code (CAVLC) decoder with power Optimized for H.264/AVC standard. In the proposed design, according to the regularity of the codewords, the first 1 detector is used to solve the problem that the traditional method of table-searching has low efficiency and high power dissipation. Considering the relevance of the data used in the process of RunBefore's decoding, arithmetic operation is combined with FSM, which achieves higher decoding efficiency. According to the CAVLC decoding flow, clock gating is employed in module level and register level respectively, which reduce 43% dynamic power dissipation. The proposed design can decode every syntax element in one clock cycle. When the proposed design is synthesized at clock constraint of 100MHz, the synthesis result shows that the design costs 11300 gates under a 0.25um CMOS technology, which meets the demand of real time decoding in H.264/AVC standard.
引用
收藏
页码:422 / +
页数:2
相关论文
共 50 条
  • [1] VLSI implementation of CAVLC decoder for H.264/AVC video decoding
    Chen, Guanghua
    Wan, Fenfang
    Ma, Shiwei
    [J]. HDP'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON HIGH DENSITY PACKAGING AND MICROSYSTEM INTEGRATION, 2007, : 352 - +
  • [2] High Performance VLSI Implementation of CAVLC Decoder of H.264/AVC for HD Transmission
    Mukherjee, Rohan
    Mahajan, Vikrant
    Chakrabarti, Indrajit
    Sengupta, Somnath
    [J]. 2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [3] IMPLEMENTATION OF AREA EFFICIENT H.264/AVC CAVLC DECODER
    Choi, Byung-Sik
    Lee, Jong-Yeol
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2009, : 135 - 138
  • [4] A highly efficient VLSI architecture for H.264/AVC CAVLC decoder
    Lin, Heng-Yao
    Lu, Ying-Hong
    Liu, Bin-Da
    Yang, Jar-Ferr
    [J]. IEEE TRANSACTIONS ON MULTIMEDIA, 2008, 10 (01) : 31 - 42
  • [5] A low power multisymbol CAVLC decoder for H.264/AVC
    Meng, N.
    Zhang, Q. H.
    [J]. IMAGING SCIENCE JOURNAL, 2011, 59 (06): : 342 - 347
  • [6] Combined CAVLC decoder and inverse quantizer for efficient H.264/AVC decoding
    Chao, Yi-Chih
    Wei, Shih-Tse
    Yang, Jar-Ferr
    Liu, Bin-Da
    [J]. 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 259 - +
  • [7] An efficient decoding of CAVLC in H.264/AVC video coding standard
    Moon, YH
    Kim, GY
    Kim, JH
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2005, 51 (03) : 933 - 938
  • [8] An efficient VLSI implementation of H.264/AVC entropy decoder
    Jongsik PARK
    Jeonhak MOON
    Seongsoo LEE
    [J]. Journal of Measurement Science and Instrumentation, 2010, 1(S1) (S1) : 143 - 146
  • [9] Implementation of high performance CAVLC for H.264/AVC video codec
    Kim, Daeok
    Jung, Eungu
    Park, Hyunho
    Shin, Hosoon
    Har, Dongsoo
    [J]. 6TH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2006, : 20 - +
  • [10] An efficient implementation of CAVLC for H.264/AVC
    Lin, Yi-Ming
    Chen, Pei-Yin
    [J]. ICICIC 2006: FIRST INTERNATIONAL CONFERENCE ON INNOVATIVE COMPUTING, INFORMATION AND CONTROL, VOL 3, PROCEEDINGS, 2006, : 601 - +