IMPLEMENTATION OF AREA EFFICIENT H.264/AVC CAVLC DECODER

被引:2
|
作者
Choi, Byung-Sik [1 ]
Lee, Jong-Yeol [1 ]
机构
[1] Chonbuk Univ, SoC Lab, Engn Dept 7, Jeon Ju, South Korea
关键词
H.264/AVC; CAVLD; Area reduction; Power consumption;
D O I
10.1109/ICICDT.2009.5166281
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose the VLSI architecture of H.264/AVC CAVLC Decoder which is able to reduce power consumption by using area-efficient method. In the proposed architecture, we reduce the lookup table area by rearranging the entries of lookup tables. We also save the bus area and processing cycles consumed decoding Tls by decoding Tls value at the final reordering step which is performed in output buffer. We can find overlapped logics between the controller and barrel shifter. To remove the overlapped logics, we combine a controller and a barrel shifter. By using these proposed methods, we can reduce the area and power consumption by about 30% and 15% separately compared with previous works. We design the proposed decoder using Verilog HDL and synthesize it using 0.35 mu m standard cell library. We verify the proposed architecture by simulation that the designed decoder can run at the frequency of 50Mhz.
引用
收藏
页码:135 / 138
页数:4
相关论文
共 50 条
  • [1] An efficient implementation of CAVLC for H.264/AVC
    Lin, Yi-Ming
    Chen, Pei-Yin
    [J]. ICICIC 2006: FIRST INTERNATIONAL CONFERENCE ON INNOVATIVE COMPUTING, INFORMATION AND CONTROL, VOL 3, PROCEEDINGS, 2006, : 601 - +
  • [2] VLSI implementation of CAVLC decoder for H.264/AVC video decoding
    Chen, Guanghua
    Wan, Fenfang
    Ma, Shiwei
    [J]. HDP'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON HIGH DENSITY PACKAGING AND MICROSYSTEM INTEGRATION, 2007, : 352 - +
  • [3] A highly efficient VLSI architecture for H.264/AVC CAVLC decoder
    Lin, Heng-Yao
    Lu, Ying-Hong
    Liu, Bin-Da
    Yang, Jar-Ferr
    [J]. IEEE TRANSACTIONS ON MULTIMEDIA, 2008, 10 (01) : 31 - 42
  • [4] Efficient FPGA Implementation of H.264 CAVLC Entropy Decoder
    Siblini, Ali
    Baaklini, Elias
    Sbeity, Hassan
    Fadlallah, Ahmad
    Niar, Smail
    [J]. 2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [5] Combined CAVLC decoder and inverse quantizer for efficient H.264/AVC decoding
    Chao, Yi-Chih
    Wei, Shih-Tse
    Yang, Jar-Ferr
    Liu, Bin-Da
    [J]. 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 259 - +
  • [6] Design of high speed cavlc decoder for H.264/AVC
    Oh, Myungseok
    Lee, Wonjae
    Kim, Jaeseok
    [J]. 2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 325 - 330
  • [7] A low power multisymbol CAVLC decoder for H.264/AVC
    Meng, N.
    Zhang, Q. H.
    [J]. IMAGING SCIENCE JOURNAL, 2011, 59 (06): : 342 - 347
  • [8] High Performance VLSI Implementation of CAVLC Decoder of H.264/AVC for HD Transmission
    Mukherjee, Rohan
    Mahajan, Vikrant
    Chakrabarti, Indrajit
    Sengupta, Somnath
    [J]. 2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [9] VLSI Implementation of CAVLC Decoder with Power Optimized for H.264/AVC Video Decoding
    Chen Guanghua
    Liu Ming
    Zhu Jingming
    Ma Shiwei
    Zeng Weimin
    [J]. ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 422 - +
  • [10] An efficient VLSI implementation of H.264/AVC entropy decoder
    Jongsik PARK
    Jeonhak MOON
    Seongsoo LEE
    [J]. Journal of Measurement Science and Instrumentation, 2010, 1(S1) (S1) : 143 - 146