An Efficient VLSI Architecture for a Serial Divider

被引:0
|
作者
Mishra, Ruby [1 ]
机构
[1] KIIT Univ, Sch Elect, Bhubaneswar, Orissa, India
关键词
Restoring; Non-restoring; Serial divider; SRT division; Digit recurrence;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Processors play a very crucial role in every digital systems. The major blocks include the arithmetic logic units where arithmetic divider modules are frequently required for digital signal and image processing applications. SOC designers have to focus on the design of these dividers to increase the performance, accuracy and functionality of the processors. The division operation completes after several clock cycles which is more as compared to other modules in the arithmetic logic unit. This paper describes the architecture of an arithmetic serial divider. The divider circuit is designed using an adder/subtractor cell and non-restoring algorithm is used to the evaluate the result. CADENCE 90nm technology library is used for designing the architecture of the divider module.
引用
收藏
页码:482 / 486
页数:5
相关论文
共 50 条
  • [21] VLSI generalised digit serial architecture for multiplication, division and square root
    Bashagha, AE
    SIGNAL PROCESSING, 1999, 79 (03) : 261 - 272
  • [22] VLSI ARCHITECTURE OF BIT-SERIAL QUASI-CYCLIC ENCODERS
    WANG, Q
    ELGUIBALY, FH
    BHARGAVA, VK
    ELECTRONICS LETTERS, 1986, 22 (22) : 1170 - 1171
  • [23] RADIX DIGIT-SERIAL PIPELINED DIVIDER SQUARE-ROOT ARCHITECTURE
    BASHAGHA, AE
    IBRAHIM, MK
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1994, 141 (06): : 375 - 380
  • [24] VLSI architecture for the efficient computation of line spectral frequencies
    Reynolds, DL
    Head, LM
    Ramachandran, RP
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III: GENERAL & NONLINEAR CIRCUITS AND SYSTEMS, 2003, : 718 - 721
  • [25] Design of CODEC Using VLSI Architecture for Efficient Communication
    Revathi, A.
    Mahendran, N.
    2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,
  • [26] EFFICIENT INTRA PREDICTION VLSI ARCHITECTURE FOR HEVC STANDARD
    Zhu, Hongxiang
    Zhou, Wei
    Qing, Dong
    Huang, Xiaodong
    2013 IEEE INTERNATIONAL CONFERENCE OF IEEE REGION 10 (TENCON), 2013,
  • [28] Power Efficient Vlsi Architecture Using Sps Technique
    Ramakrishnan, S.
    Hemalatha, G.
    Mohan, Preethi
    Seshadri, R.
    2013 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN VLSI, EMBEDDED SYSTEM, NANO ELECTRONICS AND TELECOMMUNICATION SYSTEM (ICEVENT 2013), 2013,
  • [29] Efficient VLSI Architecture of Medium Throughput AES Encryption
    Panigrahi, Swetalina
    Das, Chinmayee
    Sharma, V. K.
    Mahapatra, K. K.
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 975 - 978
  • [30] An efficient VLSI architecture of VLD for AVS HDTV decoder
    Sheng, Bin
    Gao, Wen
    Xie, Don
    Wu, Di
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (02) : 696 - 701