Area-effcient re-encoding scheme for NAND Flash Memory with multimode BCH Error correction

被引:5
|
作者
Subbiah, Arul K. [1 ]
Ogunfunmi, Tokunbo [1 ]
机构
[1] Santa Clara Univ, Dept Elect Engn, Santa Clara, CA 95053 USA
关键词
Bose-Chaudhuri-Hocquenghen (BCH); encoder; linear-feedback shift register (LFSR); multimode; NAND Flash Memory; syndrome; ARCHITECTURES;
D O I
10.1109/ISCAS.2018.8351503
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel method to reduce the area of the Bose Chaudhuri Hocquenghen (BCH) multimode encoder based on a re-encoding scheme. Previous methods for multimode BCH use several linear-feedback shift registers (LFSR) cascaded in series to achieve area efficient encoder, but for longer BCH codes the critical path becomes an issue for high throughput. A new encoding scheme is proposed to reduce the critical path for long BCH code. Without sacrificing the latency, this method reduces the hardware complexity by reusing the same module for the encoder and the syndrome generator, which is the first stage of the BCH decoder. The experimental results show that, in the case of BCH (8191, 7983, 16), there are logic savings of 25% between the encoder and the syndrome generator, and the method provides a reconfigurable error correction capability (tsel).
引用
收藏
页数:5
相关论文
共 37 条
  • [31] Enabling NAND Flash Memory Use Soft-Decision Error Correction Codes at Minimal Read Latency Overhead
    Dong, Guiqiang
    Xie, Ningde
    Zhang, Tong
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (09) : 2412 - 2421
  • [32] Investigation of Re-Program Scheme in Charge Trap-Based 3D NAND Flash Memory
    Cheng, Ting
    Jia, Jianquan
    Jin, Lei
    Jia, Xinlei
    Xia, Shiyu
    Lu, Jianwei
    Li, Kaiwei
    Luo, Zhe
    Li, Da
    Liu, Hongtao
    Wang, Qiguang
    Zhang, An
    Yang, Daohong
    Huo, Zongliang
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 : 640 - 644
  • [33] Performance of Rate 0.96 (68254,65536) EG-LDPC Code for NAND Flash Memory Error Correction
    Kim, Jonghong
    Lee, Dong-hwan
    Sung, Wonyong
    [J]. 2012 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2012,
  • [34] A BCH error correction scheme applied to FPGA with embedded memory一种应用于带有嵌入式存储器的FPGA的BCH纠错方案
    Yang Liu
    Jie Li
    Han Wang
    Debiao Zhang
    Kaiqiang Feng
    Jinqiang Li
    [J]. Frontiers of Information Technology & Electronic Engineering, 2021, 22 : 1127 - 1139
  • [35] System-Level Error Correction by Read-Disturb Error Model of 1Xnm TLC NAND Flash Memory for Read-Intensive Enterprise Solid-State Drives (SSDs)
    Deguchi, Yoshiaki
    Tokutomi, Tsukasa
    Takeuchi, Ken
    [J]. 2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
  • [36] Inductively-Powered Wireless Solid-State Drive (SSD) System with Merged Error Correction of High-Speed Non-Contact Data Links and NAND Flash Memory
    Kosuge, Atsutake
    Hashiba, Junki
    Kawajiri, Toru
    Hasegawa, So
    Shide, Tsunaaki
    Ishikuro, Hiroki
    Kuroda, Tadahiro
    Takeuchi, Ken
    [J]. 2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
  • [37] Pre-shipment Data-retention/Read-disturb Lifetime Prediction & Aftermarket Cell Error Detection & Correction by Neural Network for 3D-TLC NAND Flash Memory
    Abe, Masaki
    Nakamura, Toshiki
    Takeuchi, Ken
    [J]. 2019 SYMPOSIUM ON VLSI TECHNOLOGY, 2019, : T216 - T217