Area-effcient re-encoding scheme for NAND Flash Memory with multimode BCH Error correction

被引:5
|
作者
Subbiah, Arul K. [1 ]
Ogunfunmi, Tokunbo [1 ]
机构
[1] Santa Clara Univ, Dept Elect Engn, Santa Clara, CA 95053 USA
关键词
Bose-Chaudhuri-Hocquenghen (BCH); encoder; linear-feedback shift register (LFSR); multimode; NAND Flash Memory; syndrome; ARCHITECTURES;
D O I
10.1109/ISCAS.2018.8351503
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel method to reduce the area of the Bose Chaudhuri Hocquenghen (BCH) multimode encoder based on a re-encoding scheme. Previous methods for multimode BCH use several linear-feedback shift registers (LFSR) cascaded in series to achieve area efficient encoder, but for longer BCH codes the critical path becomes an issue for high throughput. A new encoding scheme is proposed to reduce the critical path for long BCH code. Without sacrificing the latency, this method reduces the hardware complexity by reusing the same module for the encoder and the syndrome generator, which is the first stage of the BCH decoder. The experimental results show that, in the case of BCH (8191, 7983, 16), there are logic savings of 25% between the encoder and the syndrome generator, and the method provides a reconfigurable error correction capability (tsel).
引用
收藏
页数:5
相关论文
共 37 条
  • [21] Realizing Unequal Error Correction for NAND Flash Memory at Minimal Read Latency Overhead
    Li, Jiangpeng
    Zhao, Kai
    Ma, Jun
    Zhang, Tong
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (05) : 354 - 358
  • [22] A joint-LDPC decoding scheme based on retention error characteristics for MLC NAND flash memory
    Wei, Debao
    Deng, Libao
    Hao, Mengqi
    Qiao, Liyan
    Peng, Xiyuan
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2018, 60 : 65 - 76
  • [23] Memory-efficient Error Correction Scheme for Flash Memories using GPU
    Subbiah, Arul K.
    Ogunfunmi, Tokunbo
    [J]. PROCEEDINGS OF THE 2018 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2018, : 118 - 122
  • [24] Low-energy error correction of NAND Flash memory through soft-decision decoding
    Jonghong Kim
    Wonyong Sung
    [J]. EURASIP Journal on Advances in Signal Processing, 2012
  • [25] Low-energy error correction of NAND Flash memory through soft-decision decoding
    Kim, Jonghong
    Sung, Wonyong
    [J]. EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2012, : 1 - 12
  • [26] Estimation of NAND Flash Memory Threshold Voltage Distribution for Optimum Soft-Decision Error Correction
    Lee, Dong-hwan
    Sung, Wonyong
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2013, 61 (02) : 440 - 449
  • [27] ERROR CORRECTION FOR MULTI-LEVEL NAND FLASH MEMORY USING REED-SOLOMON CODES
    Chen, Bainan
    Zhang, Xinmiao
    Wang, Zhongfeng
    [J]. 2008 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: SIPS 2008, PROCEEDINGS, 2008, : 94 - +
  • [28] Low-power high-throughput BCH error correction VLSI design for multi-level cell NAND flash memories
    Liu, Wei
    Rho, Junrye
    Sung, Wonyong
    [J]. 2006 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, 2006, : 303 - 308
  • [29] Rate-0.96 LDPC Decoding VLSI for Soft-Decision Error Correction of NAND Flash Memory
    Kim, Jonghong
    Sung, Wonyong
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (05) : 1004 - 1015
  • [30] Achievable-Rate-Aware Retention-Error Correction for Multi-Level-Cell NAND Flash Memory
    Bu, Yingcheng
    Fang, Yi
    Zhang, Guohua
    Cheng, Jun
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (10) : 3438 - 3451