RTL power optimization with gate-level accuracy

被引:0
|
作者
Wang, Q [1 ]
Roy, S [1 ]
机构
[1] Cadence Design Syst Inc, San Jose, CA 95125 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Traditional RTL power optimization techniques commit transformations at the RTL based on the estimation of area, delay and power. However, because of inadequate power and delay information, the power optimization transformations applied at the RTL may cause unexpected results after synthesis, such as worsened delay or increased power dissipation. Our solution to this problem is to divide RTL power optimization into two steps, namely RTL exploration and gate-level commitment. During RTL exploration phase potential candidates for applying some specific RTL transformation are identified where high level information permits faster and more effective analysis. These candidates are simply "marked" on the netlist. Then during the gate-level commitment phase when accurate power and delay information is available, the final decision of whether accepting or rejecting the candidate is made to achieve the best power and delay trade-offs.
引用
收藏
页码:39 / 45
页数:7
相关论文
共 50 条
  • [41] Identification of Hardware Trojan in Gate-Level Netlist
    Mondal, Anindan
    Ghosh, Archisman
    Karmakar, Shubrojyoti
    Mahalat, Mahabub Hasan
    Roy, Suchismita
    Sen, Bibhash
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (09)
  • [42] Exploiting behavioral information in gate-level ATPG
    Chiusano, S
    Corno, F
    Prinetto, P
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 14 (1-2): : 141 - 148
  • [43] Detailed-Placement-Enabled Dynamic Power Optimization of Multitier Gate-Level Monolithic 3-D ICs
    Lin, Sheng-En David
    Kim, Dae Hyun
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (04) : 845 - 854
  • [44] An Accurate Gate-level Stress Estimation for NBTI
    Han, Sangwoo
    Lee, Junho
    Kim, Byung-Su
    Kim, Juho
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (02) : 139 - 144
  • [45] Improving Gate-Level Simulation of Quantum Circuits
    Viamontes, George F.
    Markov, Igor L.
    Hayes, John P.
    [J]. QUANTUM INFORMATION PROCESSING, 2003, 2 (05) : 347 - 380
  • [46] Gate-Level Circuit Reliability Analysis: A Survey
    Xiao, Ran
    Chen, Chunhong
    [J]. VLSI DESIGN, 2014,
  • [47] Temporal Parallel Gate-level Timing Simulation
    Kim, Dusung
    Ciesielski, Maciej
    Shim, Kyuho
    Yang, Seiyang
    [J]. HLDVT: 2008 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2008, : 111 - +
  • [48] New approach in gate-level glitch modelling
    Rabe, D
    Nebel, W
    [J]. EURO-DAC '96 - EUROPEAN DESIGN AUTOMATION CONFERENCE WITH EURO-VHDL '96 AND EXHIBITION, PROCEEDINGS, 1996, : 66 - 71
  • [49] Library compatible Ceff for gate-level timing
    Sheehan, BN
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 826 - 830
  • [50] A Gate-Level Approach To Compiling For Quantum Computers
    Dietz, Henry G.
    [J]. 2018 NINTH INTERNATIONAL GREEN AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2018,