RTL power optimization with gate-level accuracy

被引:0
|
作者
Wang, Q [1 ]
Roy, S [1 ]
机构
[1] Cadence Design Syst Inc, San Jose, CA 95125 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Traditional RTL power optimization techniques commit transformations at the RTL based on the estimation of area, delay and power. However, because of inadequate power and delay information, the power optimization transformations applied at the RTL may cause unexpected results after synthesis, such as worsened delay or increased power dissipation. Our solution to this problem is to divide RTL power optimization into two steps, namely RTL exploration and gate-level commitment. During RTL exploration phase potential candidates for applying some specific RTL transformation are identified where high level information permits faster and more effective analysis. These candidates are simply "marked" on the netlist. Then during the gate-level commitment phase when accurate power and delay information is available, the final decision of whether accepting or rejecting the candidate is made to achieve the best power and delay trade-offs.
引用
收藏
页码:39 / 45
页数:7
相关论文
共 50 条
  • [31] Gate-level synthesis for low-power using new transformations
    Pradhan, DK
    Chatterjee, M
    Swarna, MV
    Kunz, W
    [J]. 1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 297 - 300
  • [32] Optimization of Dynamic Power Consumption in Multi-Tier Gate-Level Monolithic 3D ICs
    Lin, Sheng-En David
    Pande, Partha Pratim
    Kim, Dae Hyun
    [J]. PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 29 - 34
  • [33] Gate-Level Simulation with GPU Computing
    Chatterjee, Debapriya
    Deorio, Andrew
    Bertacco, Valeria
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2011, 16 (03)
  • [34] Gate-Level Hardware Countermeasure Comparison against Power Analysis Attacks
    Tena-Sanchez, Erica
    Potestad-Ordonez, Francisco Eugenio
    Jimenez-Fernandez, Carlos J.
    Acosta, Antonio J.
    Chaves, Ricardo
    [J]. APPLIED SCIENCES-BASEL, 2022, 12 (05):
  • [35] Gate-level simulation of quantum circuits
    Viamontes, GF
    Rajagopalan, M
    Markov, IL
    Hayes, JP
    [J]. ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 295 - 301
  • [36] GLA: Gate-Level Abstraction Revisited
    Mishchenko, Alan
    Een, Niklas
    Brayton, Robert
    Baumgartner, Jason
    Mony, Hari
    Nalla, Pradeep
    [J]. DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1399 - 1404
  • [37] Gate-level simulation of quantum circuits
    Viamontes, GF
    Rajagopalan, M
    Markov, IL
    Hayes, JP
    [J]. QUANTUM COMMUNICATION, MEASUREMENT AND COMPUTING, PROCEEDINGS, 2003, : 311 - 314
  • [38] Redesign for Untrusted Gate-level Netlists
    Oya, Masaru
    Yanagisawa, Masao
    Togawa, Nozomu
    [J]. 2016 IEEE 22ND INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2016, : 219 - 220
  • [39] Optimization of Area in Digit-Serial Multiple Constant Multiplications at Gate-Level
    Aksoy, Levent
    Lazzari, Cristiano
    Costa, Eduardo
    Flores, Paulo
    Monteiro, Jose
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2737 - 2740
  • [40] Probabilistic Gate-level Power Estimation using a Novel Waveform Set Method
    Oskuii, Saeeid Tahmasbi
    Kjeldsberg, Per Gunnar
    Aas, Einar J.
    [J]. GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 37 - 42