Test Infrastructure Development and Test Scheduling of 3D-Stacked ICs Under Resource and Power Constraints

被引:2
|
作者
Karmakar, Rajit [1 ]
Agarwal, Aditya [1 ]
Chattopadhyay, Santanu [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Elect Comm Engn, Kharagpur 721302, W Bengal, India
关键词
3D-SIC; TSV; Power-constraint test scheduling; 3D-bin packing; Particle Swarm Optimization; TEST-ARCHITECTURE; OPTIMIZATION;
D O I
10.1109/ATS.2015.20
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a test infrastructure development and test scheduling strategy for 3D-SICs under resource (test pins and TSVs) and power constraints. Depending upon the various scheduling restrictions, two test scheduling strategies have been proposed with an objective to minimize the overall test time (TT) of the stack. A step-by-step approach deals with the individual dies separately and develops power-restricted test schedules for each die and finally decides test concurrency between the dies satisfying the resources and power limits of the stack. Particle Swarm Optimization (PSO) based meta search technique has been used to select the resource allocation and power distribution to individual dies and also their internal test schedules. Incorporation of PSO in two stages of optimization produces a notable reduction in the overall test time of the SIC. Another integrated approach uses PSO to generate power-constrained test schedule of the entire SIC in a single optimization step. Integrated approach produces better results than the step-by-step approach because of its higher flexibility with lesser restrictions. User may select any of the scheduling strategies depending upon the scheduling criteria.
引用
收藏
页码:73 / 78
页数:6
相关论文
共 50 条
  • [31] Optimized Mid-bond Order for 3D-Stacked ICs Considering Failed Bonding
    LIANG Huaguo
    CHANG Hao
    LI Yang
    WANG Wei
    CHEN Tian
    XU Hui
    Chinese Journal of Electronics, 2015, 24 (02) : 223 - 228
  • [32] Optimized Stacking Order for 3D-Stacked ICs Considering the Probability and Cost of Failed Bonding
    Chang Hao
    Liang Huaguo
    Li Yang
    Ouyang Yiming
    2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
  • [33] Microtechnology management considering test and cost aspects for stacked 3D ICs with MEMS
    Hahn, K.
    Wahl, M.
    Busch, R.
    Gruenewald, A.
    Brueck, R.
    NANOPHOTONICS AUSTRALASIA 2017, 2017, 10456
  • [34] An Integrated Temperature-Cycling Acceleration and Test Technique for 3D Stacked ICs
    Aghaee, Nima
    Peng, Zebo
    Eles, Petru
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 526 - 531
  • [35] Machine Learning based Temperature Estimation for Test Scheduling of 3D ICs
    Chatterjee, Subhajit
    Roy, Surajit Kumar
    Giri, Chandan
    Rahaman, Hafizur
    2020 IEEE INTERNATIONAL TEST CONFERENCE INDIA (ITC INDIA), 2020, : 67 - 74
  • [36] Built-In Self-Test Design for the 3D-Stacked Wide-I/O DRAM
    Kun-Lun Luo
    Ming-Hsueh Wu
    Chun-Lung Hsu
    Chen-An Chen
    Journal of Electronic Testing, 2016, 32 : 111 - 123
  • [37] Test Techniques for 3D-ICs
    Yotsuyanagi H.
    Journal of Japan Institute of Electronics Packaging, 2023, 26 (07) : 669 - 674
  • [38] Scheduling for low power under resource and latency constraints
    Katkoori, S
    Vemuri, R
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 53 - 56
  • [39] Built-In Self-Test Design for the 3D-Stacked Wide-I/O DRAM
    Luo, Kun-Lun
    Wu, Ming-Hsueh
    Hsu, Chun-Lung
    Chen, Chen-An
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (02): : 111 - 123
  • [40] Multicast Test Architecture and Test Scheduling for Interposer-based 2.5D ICs
    Wang, Shengcheng
    Wang, Ran
    Chakrabarty, Krishnendu
    Tahoori, Mehdi B.
    2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 86 - 91