A 400-MS/s 8-b 2-b/cycle SAR ADC with Shared Interpolator and Alternative Comparators

被引:0
|
作者
Dai, Guoxian [1 ]
Chen, Chixiao [1 ]
Ma, Shunli [1 ]
Ye, Fan [1 ]
Ren, Junyan [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
关键词
2bit/cycle SAR ADC; alternative comparators; calibration;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 400-MS/s 8-b SAR ADC with 2-b/cycle conversion is presented in this paper. Compared with conventional SAR structure, an AUX-DAC is proposed to achieve high switch energy efficiency and low power. The proposed structure of ADC uses a shared interpolator, which not only reduces one DAC, but also separates the input signal from the comparator to reduce the kickback noise. To further increase the speed, the logic delay is reduced by the comparators working alternatively and the results directly sent to the M-DAC. Foreground calibration is used to calibrate the offset of the comparators. The post simulation results show that the ADC achieves a SNDR of 48dB, power consumption of 5.6mW and FoM of 67fF/conversion-step at 400MS/s rate with 1.2 V supply voltage.
引用
收藏
页码:2365 / 2368
页数:4
相关论文
共 50 条
  • [1] An 8-b 400-MS/s 2-b-Per-Cycle SAR ADC With Resistive DAC
    Wei, Hegong
    Chan, Chi-Hang
    Chio, U-Fat
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, Rui Paulo
    Maloberti, Franco
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (11) : 2763 - 2772
  • [2] A 7.9-fJ/Conversion-Step 8-b 400-MS/s 2-b-per-cycle SAR ADC with A Preset Capacitive DAC
    Xiang, Jixuan
    Mei, Jian
    Chang, Hao
    Ye, Fan
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [3] A 400-MS/s 10-b 8 interleaved SAR ADC in 0.13 um CMOS
    Zhu, Xiaoge
    Zhou, Lei
    Wu, Danyu
    Wu, Jin
    Liu, Xinyu
    IEICE ELECTRONICS EXPRESS, 2017, 14 (05):
  • [4] A 4-mW 8-b 600-MS/s 2-b-per-cycle SAR ADC with a capacitive DAC
    Mei, Jian
    Xiang, Jixuan
    Chen, Huabin
    Ye, Fan
    Ren, Junyan
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [5] A 6-b 600 MS/s SAR ADC with a new switching procedure of 2-b/stage and selflocking comparators
    向济璇
    陈迟晓
    叶凡
    许俊
    李宁
    任俊彦
    Journal of Semiconductors, 2015, 36 (05) : 148 - 154
  • [6] A 6-b 600 MS/s SAR ADC with a new switching procedure of 2-b/stage and selflocking comparators
    向济璇
    陈迟晓
    叶凡
    许俊
    李宁
    任俊彦
    Journal of Semiconductors, 2015, (05) : 148 - 154
  • [7] A 6-b 600 MS/s SAR ADC with a new switching procedure of 2-b/stage and selflocking comparators
    Xiang Jixuan
    Chen Chixiao
    Ye Fan
    Xu Jun
    Li Ning
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (05)
  • [8] A 8-b 1GS/s 2b/cycle SAR ADC in 28-nm CMOS
    Ma, Song
    Liu, Liyuan
    Liu, Jian
    Wu, Nanjian
    2019 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2019), 2019, : 21 - 24
  • [9] An 8-b 1.5 MS/s 2-bit Per Cycle SAR ADC with Parasitic Insensitive Single Capacitive Reference DAC
    Bhat, Kalpana G.
    Laxminidhi, Tonse
    Bhat, M. S.
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,
  • [10] A 400-MS/s 10-b 2-b/Step SAR ADC With 52-dB SNDR and 5.61-mW Power Dissipation in 65-nm CMOS
    Liu, Qing
    Shu, Wei
    Chang, Joseph S.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3444 - 3454