A 400-MS/s 8-b 2-b/cycle SAR ADC with Shared Interpolator and Alternative Comparators

被引:0
|
作者
Dai, Guoxian [1 ]
Chen, Chixiao [1 ]
Ma, Shunli [1 ]
Ye, Fan [1 ]
Ren, Junyan [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
关键词
2bit/cycle SAR ADC; alternative comparators; calibration;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 400-MS/s 8-b SAR ADC with 2-b/cycle conversion is presented in this paper. Compared with conventional SAR structure, an AUX-DAC is proposed to achieve high switch energy efficiency and low power. The proposed structure of ADC uses a shared interpolator, which not only reduces one DAC, but also separates the input signal from the comparator to reduce the kickback noise. To further increase the speed, the logic delay is reduced by the comparators working alternatively and the results directly sent to the M-DAC. Foreground calibration is used to calibrate the offset of the comparators. The post simulation results show that the ADC achieves a SNDR of 48dB, power consumption of 5.6mW and FoM of 67fF/conversion-step at 400MS/s rate with 1.2 V supply voltage.
引用
收藏
页码:2365 / 2368
页数:4
相关论文
共 50 条
  • [31] A 6b 2b/cycle SAR ADC beyond 1GS/s with Hybrid DAC Structure and Low Kickback Noise Comparators
    Zhao, Long
    Deng, Chenxi
    Cheng, Yuhua
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [32] A 30-mW 8-b 125-MS/s pipelined ADC in 0.13-μm CMOS
    Perry L. Heedley
    Kenneth C. Dyer
    Thomas W. Matthews
    Patrick Isakanian
    Chuc Thanh
    Analog Integrated Circuits and Signal Processing, 2008, 56 : 43 - 51
  • [33] A Single-Channel 10-b 400-MS/s 8.7-mW Pipeline ADC in a 90-nm Technology
    Hsu, Chen-Kai
    Lee, Tai-Cheng
    2015 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2015, : 233 - 236
  • [34] A 10b 400MS/s 2x-Time-Interleaved 2-Then-lb/Cycle SAR ADC in 90nm CMOS
    Lin, Wei-Chung
    Chang, Yung-Chi
    Chung, Yung-Hui
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [35] An 8-b 8-GS/s Time-Interleaved SAR ADC With Foreground Offset Calibration in 28nm CMOS
    Yang, Zhanpeng
    Xing, Xinpeng
    Zheng, Xinfa
    Feng, Haigang
    Fu, Hongyan
    Gielen, Georges
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 181 - 184
  • [36] A 0.696-mW 9-bit 80-MS/s 2-b/cycle Nonbinary SAR ADC in 130-nm SOI CMOS
    Zhao, Liang
    Ding, Xiaobing
    Yang, Jiaqi
    Lin, Fujiang
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 80 - 81
  • [37] A 10-b 320-MS/s Dual-Residue Pipelined SAR ADC with Binary Search Current Interpolator
    Cho, Kang-Il
    Kwak, Yong-Sik
    Kim, Ho-Jin
    Boo, Jun-Ho
    Lee, Seung-Hoon
    Ahn, Gil-Cho
    2019 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2019,
  • [38] An 8-b 1-GSmaples/s CMOS cascaded folding and interpolating ADC
    Zhu, Xubin
    Ni, Weining
    Zhang, Qiang
    Shi, Yin
    2007 INTERNATIONAL WORKSHOP ON ELECTRON DEVICES AND SEMICONDUCTOR TECHNOLOGY, 2007, : 165 - +
  • [39] A 400-MS/s 12-bit Voltage-Time Hybrid ADC with a Ping-Pong SAR TDC for Speed Enhancement
    Zhao, Yutong
    Xiang, Yuguo
    Ye, Fan
    Ren, Junyan
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [40] A 6 b 5 GS/s 4 Interleaved 3 b/Cycle SAR ADC
    Chan, Chi-Hang
    Zhu, Yan
    Sin, Sai-Weng
    Seng-Pan, U.
    Martins, Rui Paulo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (02) : 365 - 377