A 400-MS/s 8-b 2-b/cycle SAR ADC with Shared Interpolator and Alternative Comparators

被引:0
|
作者
Dai, Guoxian [1 ]
Chen, Chixiao [1 ]
Ma, Shunli [1 ]
Ye, Fan [1 ]
Ren, Junyan [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
关键词
2bit/cycle SAR ADC; alternative comparators; calibration;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 400-MS/s 8-b SAR ADC with 2-b/cycle conversion is presented in this paper. Compared with conventional SAR structure, an AUX-DAC is proposed to achieve high switch energy efficiency and low power. The proposed structure of ADC uses a shared interpolator, which not only reduces one DAC, but also separates the input signal from the comparator to reduce the kickback noise. To further increase the speed, the logic delay is reduced by the comparators working alternatively and the results directly sent to the M-DAC. Foreground calibration is used to calibrate the offset of the comparators. The post simulation results show that the ADC achieves a SNDR of 48dB, power consumption of 5.6mW and FoM of 67fF/conversion-step at 400MS/s rate with 1.2 V supply voltage.
引用
收藏
页码:2365 / 2368
页数:4
相关论文
共 50 条
  • [21] A 7b 400 MS/s pipelined SAR ADC in 65 nm CMOS
    Ding, Ruixue
    Dang, Li
    Lin, Hanchao
    Sun, Depeng
    Liu, Shubin
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2020, 95
  • [23] An 8.38 fJ/conversion-step 0.6 V 8-b 4.35 MS/s asynchronous SAR ADC in 65 nm CMOS
    Guanzhong Huang
    Pingfen Lin
    Analog Integrated Circuits and Signal Processing, 2012, 73 : 265 - 272
  • [24] An 8.38 fJ/conversion-step 0.6 V 8-b 4.35 MS/s asynchronous SAR ADC in 65 nm CMOS
    Huang, Guanzhong
    Lin, Pingfen
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 73 (01) : 265 - 272
  • [25] An 8-b 600MSmaples/s Folding and Interpolating ADC
    Yu, Yunhua
    Ni, Weining
    Zhu, Xubing
    Shi, Haitao
    Qi, Na
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 79 - +
  • [26] A 270-MS/s 6-b SAR ADC with preamplifier sharing and self-locking comparators
    Chen, Chixiao
    Xiang, Jixuan
    Fan, Jiang
    Jun, Xu
    Fan, Ye
    Ren Junyan
    IEICE ELECTRONICS EXPRESS, 2015, 12 (05):
  • [27] A 150-MS/s 8-b 71-mW CMOS time-interleaved ADC
    Limotyrakis, S
    Kulchycki, SD
    Su, DK
    Wooley, BA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) : 1057 - 1067
  • [28] A Novel 10bit 90MS/s 2b/cycle SAR ADC
    Wu, Hualing
    Meng, Qiao
    Zhi, Hao
    2013 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2013, : 521 - 524
  • [29] An 8-b 100-MSample/s CMOS pipelined folding ADC
    Choe, MJ
    Song, BS
    Bacrania, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (02) : 184 - 194
  • [30] A 30-mW 8-b 125-MS/s pipelined ADC in 0.13-μm CMOS
    Heedley, Perry L.
    Dyer, Kenneth C.
    Matthews, Thomas W.
    Isakanian, Patrick
    Thanh, Chuc
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 56 (1-2) : 43 - 51