Carbon nanotube circuit design choices in the presence of metallic tubes

被引:10
|
作者
Ashraf, Rehman [1 ]
Chrzanowska-Jeske, Malgorzata [1 ]
Narendra, Siva G. [1 ]
机构
[1] Portland State Univ, Dept Elect & Comp Engn, Portland, OR 97207 USA
关键词
D O I
10.1109/ISCAS.2008.4541383
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Carbon Nanotube FET (CNT-FET) is a promising candidate for the construction of future integrated circuits. However the presence of metallic tubes negatively affects delay, leakage power, and yield of such circuits. In this paper we compare four different CNT-FET configurations - Shared Tube, Parallel Tubes, Transistor Stacking, and Tube Stacking. In the presence of 10% metallic tubes, stacking configurations have potential to as much as double the yield for 4.14AX delay penalty under iso-input capacitance and 3-7X lower leakage power compared to the non-stacked configurations. Analytical model and Monte Carlo simulation results for various logic gate sizes clearly indicate that an architecture that utilizes an appropriate combination of all four configurations is required to enable a better trade-off between delay, leakage power, and yield in the presence of metallic tubes.
引用
收藏
页码:177 / 180
页数:4
相关论文
共 50 条
  • [21] ACCNT: A Metallic-CNT-Tolerant Design Methodology for Carbon Nanotube VLSI: Analyses and Design Guidelines
    Lin, Albert
    Zhang, Jie
    Patil, Nishant
    Wei, Hai
    Mitra, Subhasish
    Wong, H. -S. Philip
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (09) : 2284 - 2295
  • [22] Carbon tubes discussed in a metallic ring model
    Byszewski, P
    JOURNAL OF PHYSICS AND CHEMISTRY OF SOLIDS, 1997, 58 (11) : 1685 - 1688
  • [23] Probabilistic analysis and design of metallic-carbon-nanotube-tolerant digital logic circuits
    Zhang, Jie
    Patil, Nishant P.
    Mitra, Subhasish
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2009, 28 (01) : 1307 - 1320
  • [24] Probabilistic Analysis and Design of Metallic-Carbon-Nanotube-Tolerant Digital Logic Circuits
    Zhang, Jie
    Patil, Nishant P.
    Mitra, Subhasish
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (09) : 1307 - 1320
  • [25] Overcoming Carbon Nanotube Variations through Co-optimized Technology and Circuit Design
    Zhang, Jie
    Patil, Nishant
    Wong, H. -S. Philip
    Mitra, Subhasish
    2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2011,
  • [26] An efficient design methodology for a tri-state multiplier circuit in carbon nanotube technology
    Ul Haq, Shams
    Orouji, Maedeh
    Khurshid, Tabassum
    Abbasian, Erfan
    PHYSICA SCRIPTA, 2025, 100 (01)
  • [27] Functional Model of Carbon Nanotube Programmable Resistors for Hybrid Nano/CMOS Circuit Design
    Zhao, Weisheng
    Agnus, Guillaume
    Derycke, Vincent
    Filoramo, Ariana
    Gamrat, Christian
    Bourgoin, Jean-Philippe
    NANO-NET, 2009, 20 : 105 - +
  • [28] Rapid Co-Optimization of Processing and Circuit Design to Overcome Carbon Nanotube Variations
    Hills, Gage
    Zhang, Jie
    Shulaker, Max Marcel
    Wei, Hai
    Lee, Chi-Shuen
    Balasingam, Arjun
    Wong, H. -S. Philip
    Mitra, Subhasish
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (07) : 1082 - 1095
  • [29] Contact between carbon nanotube and metallic electrode
    Nakanishi, T
    Ando, T
    JOURNAL OF THE PHYSICAL SOCIETY OF JAPAN, 2000, 69 (07) : 2175 - 2181
  • [30] Phase diagrams of the metallic zigzag carbon nanotube
    Bunder, J. E.
    Lin, Hsiu-Hau
    PHYSICAL REVIEW B, 2008, 78 (03)