Rapid Co-Optimization of Processing and Circuit Design to Overcome Carbon Nanotube Variations

被引:36
|
作者
Hills, Gage [1 ]
Zhang, Jie [1 ]
Shulaker, Max Marcel [1 ]
Wei, Hai [1 ]
Lee, Chi-Shuen [1 ]
Balasingam, Arjun [1 ]
Wong, H. -S. Philip [1 ]
Mitra, Subhasish [1 ,2 ]
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
[2] Stanford Univ, Dept Comp Sci, Stanford, CA 94305 USA
基金
美国国家科学基金会;
关键词
Carbon nanotube (CNT); CNT variations; delay optimization; design-technology co-optimization; INTEGRATION; TRANSISTOR; NANOWIRE; IMMUNE; ARRAYS;
D O I
10.1109/TCAD.2015.2415492
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Carbon nanotube field-effect transistors (CNFETs) are promising candidates for building energy-efficient digital systems at highly scaled technology nodes. However, carbon nanotubes (CNTs) are inherently subject to variations that reduce circuit yield, increase susceptibility to noise, and severely degrade their anticipated energy and speed benefits. Joint exploration and optimization of CNT processing options and CNFET circuit design are required to overcome this outstanding challenge. Unfortunately, existing approaches for such exploration and optimization are computationally expensive, and mostly rely on trial-and-error-based ad hoc techniques. In this paper, we present a framework that quickly evaluates the impact of CNT variations on circuit delay and noise margin, and systematically explores the large space of CNT processing options to derive optimized CNT processing and CNFET circuit design guidelines. We demonstrate that our framework: 1) runs over 100x faster than existing approaches and 2) accurately identifies the most important CNT processing parameters, together with CNFET circuit design parameters (e.g., for CNFET sizing and standard cell layouts), to minimize the impact of CNT variations on CNFET circuit speed with <= 5% energy cost, while simultaneously meeting circuit-level noise margin and yield constraints.
引用
收藏
页码:1082 / 1095
页数:14
相关论文
共 50 条
  • [1] Rapid Exploration of Processing and Design Guidelines to Overcome Carbon Nanotube Variations
    Hills, Gage
    Zhang, Jie
    Mackin, Charles
    Shulaker, Max
    Wei, Hai
    Wong, H. -S. Philip
    Mitra, Subhasish
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [2] Overcoming Carbon Nanotube Variations through Co-optimized Technology and Circuit Design
    Zhang, Jie
    Patil, Nishant
    Wong, H. -S. Philip
    Mitra, Subhasish
    2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2011,
  • [3] Design-Technology Co-optimization for Cryogenic Tensor Processing Unit
    Kang, Dong Suk
    Yu, Shimeng
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 1 - 4
  • [4] Device-circuit co-optimization for mixed-mode circuit design via geometric programming
    Kim, Jintae
    Jhaveri, Ritesh
    Woo, Jason
    Yang, Chih-Kong Ken
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 470 - 475
  • [5] Device-Circuit Co-Optimization for Robust Design of FinFET-Based SRAMs
    Gupta, Sumeet Kumar
    Roy, Kaushik
    IEEE DESIGN & TEST, 2013, 30 (06) : 29 - 39
  • [6] Design of active planar antennas based on circuit/full-wave co-optimization
    Rogier, H
    De Zutter, D
    De Mulder, B
    Vandewege, J
    IEEE ANTENNAS AND PROPAGATION SOCIETY SYMPOSIUM, VOLS 1-4 2004, DIGEST, 2004, : 2329 - 2332
  • [7] Multizone Rapid Thermal Processing to Overcome Challenges in Carbon Nanotube Manufacturing by Chemical Vapor Deposition
    Lee, Jaegeun
    Abdulhafez, Moataz
    Bedewy, Mostafa
    JOURNAL OF MANUFACTURING SCIENCE AND ENGINEERING-TRANSACTIONS OF THE ASME, 2019, 141 (09):
  • [8] MULTIZONE RAPID THERMAL PROCESSING TO OVERCOME CHALLENGES IN CARBON NANOTUBE MANUFACTURING BY CHEMICAL VAPOR DEPOSITION
    Lee, Jaegeun
    Abdulhafez, Moataz
    Bedewy, Mostafa
    PROCEEDINGS OF THE ASME 14TH INTERNATIONAL MANUFACTURING SCIENCE AND ENGINEERING CONFERENCE, 2019, VOL 2, 2019,
  • [9] Carbon Nanotube Transistor Compact Model for Circuit Design and Performance Optimization
    Deng, Jie
    Lin, Albert
    Wan, Gordon C.
    Wong, H. -S. Philip
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2008, 4 (02)
  • [10] Design-Technology Co-Optimization for NVM-Based Neuromorphic Processing Elements
    Song, Shihao
    Balaji, Adarsha
    Das, Anup
    Kandasamy, Nagarajan
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2022, 21 (06)