Testable design of sequential circuits with improved fault efficiency

被引:2
|
作者
Das, DK [1 ]
Bhattacharya, BB [1 ]
Ohtake, S [1 ]
Fujiwara, H [1 ]
机构
[1] Jadavpur Univ, Dept Comp Sci & Engn, Kolkata 700032, W Bengal, India
关键词
D O I
10.1109/ICVD.2001.902651
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new synthesis and design-for-testability (DFT) technique is proposed for improving farce efficiency in non-scan synchronous sequential circuits. Certain simple constraints are imposed on state encoding prior to synthesis, and then a DFT technique is employed that guarantees absence of all sequentially undetectable faults, such as invalid, equivalent and isomorph. If the netlist is available instead of state description. only the DFT technique is applied, by skipping the synthesis part. The proposed design guarantees significantly lower test generation time, higher fault coverage, and almost complete fault efficiency, when sequential test generation tools are used. Experiments on MCNC and ISCAS 89 benchmark circuits show encouraging results. Hardware overhead of the proposed method compares favorably with that of full-scan.
引用
收藏
页码:128 / 133
页数:6
相关论文
共 50 条
  • [31] EASILY TESTABLE DESIGN OF LARGE DIGITAL CIRCUITS.
    Funatsu, Shigehiro
    Wakatsuki, Nobuo
    Yamada, Akihiko
    NEC Research and Development, 1979, (54): : 49 - 55
  • [32] DESIGN OF TESTABLE VLSI CIRCUITS WITH MINIMUM AREA OVERHEAD
    CHALASANI, PR
    BHAWMIK, S
    ACHARYA, A
    PALCHAUDHURI, P
    IEEE TRANSACTIONS ON COMPUTERS, 1989, 38 (10) : 1460 - 1462
  • [33] HIGHLY TESTABLE DESIGN OF BICMOS LOGIC-CIRCUITS
    OSMAN, MY
    ELMASRY, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (06) : 671 - 678
  • [34] Combinational Fault Simulation in Sequential Circuits
    Ubar, Raimund
    Kousaar, Jaak
    Gorev, Maksim
    Devadze, Sergei
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2876 - 2879
  • [35] Delay fault simulation of sequential circuits
    Hirabayashi, Kanji
    Journal of Electronic Testing: Theory and Applications (JETTA), 1993, 4 (02): : 131 - 136
  • [36] Delay Fault Diagnosis in Sequential Circuits
    Benabboud, Y.
    Bosio, A.
    Dilillo, L.
    Girard, P.
    Pravossoudovitch, S.
    Virazel, A.
    Riewer, O.
    2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 355 - +
  • [37] On potential fault detection in sequential circuits
    Rudnick, EM
    Patel, JH
    Pomeranz, I
    INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 142 - 149
  • [38] FAULT DETECTING EXPERIMENTS FOR SEQUENTIAL CIRCUITS
    KOHAVI, Z
    IEEE TRANSACTIONS ON ELECTRONIC COMPUTERS, 1965, EC14 (04): : 667 - +
  • [39] Efficient Methodology for Testable Reversible Sequential Circuit Design
    Banik, Debajyoty
    PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
  • [40] SYNCHRONOUS SEQUENTIAL-MACHINES - A MODULAR AND TESTABLE DESIGN
    SALUJA, KK
    IEEE TRANSACTIONS ON COMPUTERS, 1980, 29 (11) : 1020 - 1025