Testable design of sequential circuits with improved fault efficiency

被引:2
|
作者
Das, DK [1 ]
Bhattacharya, BB [1 ]
Ohtake, S [1 ]
Fujiwara, H [1 ]
机构
[1] Jadavpur Univ, Dept Comp Sci & Engn, Kolkata 700032, W Bengal, India
关键词
D O I
10.1109/ICVD.2001.902651
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new synthesis and design-for-testability (DFT) technique is proposed for improving farce efficiency in non-scan synchronous sequential circuits. Certain simple constraints are imposed on state encoding prior to synthesis, and then a DFT technique is employed that guarantees absence of all sequentially undetectable faults, such as invalid, equivalent and isomorph. If the netlist is available instead of state description. only the DFT technique is applied, by skipping the synthesis part. The proposed design guarantees significantly lower test generation time, higher fault coverage, and almost complete fault efficiency, when sequential test generation tools are used. Experiments on MCNC and ISCAS 89 benchmark circuits show encouraging results. Hardware overhead of the proposed method compares favorably with that of full-scan.
引用
收藏
页码:128 / 133
页数:6
相关论文
共 50 条
  • [41] Testable sequential circuit design: A partition and resynthesis approach
    Chou, RM
    Saluja, KK
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 62 - 67
  • [42] Testable sequential circuit design: Partitioning for pseudoexhaustive test
    Shaer, B
    Aurangabadkar, K
    Agarwal, N
    ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 244 - 245
  • [43] Constructing a Sequence Detecting Robustly Testable Path Delay Faults in Sequential Circuits
    A. Yu. Matrosova
    S. V. Chernyshov
    O. Kh. Kim
    E. A. Nikolaeva
    Automation and Remote Control, 2021, 82 : 1949 - 1965
  • [44] A testable/fault-tolerant FFT processor design
    Lu, SK
    Shih, JS
    Wu, CW
    PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 429 - 433
  • [45] Delay-testable non-scan sequential circuits with clock suppression
    Tekumalla, R
    Menon, PR
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 137 - 140
  • [46] Constructing a Sequence Detecting Robustly Testable Path Delay Faults in Sequential Circuits
    Matrosova, A. Yu.
    Chernyshov, S. V.
    Kim, O. Kh.
    Nikolaeva, E. A.
    AUTOMATION AND REMOTE CONTROL, 2021, 82 (11) : 1949 - 1965
  • [47] EASILY TESTABLE VLSI-CIRCUITS - DESIGN AND TEST PRINCIPLES
    MUCHA, J
    NACHRICHTENTECHNISCHE ZEITSCHRIFT, 1979, 32 (07): : 442 - 447
  • [48] Design of Testable Adder Circuits for Spintronics Based Nanomagnetic Computing
    Labrado, Carson
    Thapliyal, Himanshu
    DeMara, Ronald F.
    2015 IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS, 2015, : 107 - 111
  • [49] Balance testing and balance-testable design of logic circuits
    Chakrabarty, K
    Hayes, JP
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1996, 8 (01): : 71 - 86
  • [50] Determination of an optimum set of testable components in the fault diagnosis of analog linear circuits
    Fedi, G
    Manetti, S
    Piccirilli, MC
    Starzyk, J
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1999, 46 (07): : 779 - 787