Hardware efficient FIR filter implementation using subfilters for digital receivers

被引:1
|
作者
Vinod, AP [1 ]
Lai, EMK [1 ]
Premkumar, AB [1 ]
Lau, CT [1 ]
机构
[1] Nanyang Technol Univ, Sch Comp Engn, Singapore 639798, Singapore
关键词
D O I
10.1109/ISSPA.2003.1224864
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Digital filters employed in the intermediate frequency (IF) block of wide-band receivers present a hardware design challenge. The computational complexity of fixed-point filters is dominated by the number of adders used in the implementation of the multipliers. It has been shown that using common subexpression elimination to exploit redundancy across the canonic signed digit (CSD) coefficients results in filters with minimum number of adders. In this paper, we propose a method to efficiently implement linear phase finite impulse response (LPFIR) filters using subfilters obtained from the filter coefficients represented in binary. We present an algorithm that extracts the most suitable subfilters from the coefficient pairs and obtains the unmatched terms of coefficients from these subfilters by simple shift operations. Design examples show that filters implemented using proposed method require fewer adders than conventional CSD based common subexpression elimination methods.
引用
收藏
页码:263 / 266
页数:4
相关论文
共 50 条
  • [11] IMPLEMENTATION OF AREA EFFICIENT MULTIPLIER AND ADDER ARCHITECTURE IN DIGITAL FIR FILTER
    Srividya
    IIOAB JOURNAL, 2016, 7 (02) : 3 - 8
  • [12] Hardware efficient narrow band FIR filter
    Venugopal, V
    Abed, KH
    Siferd, RE
    Nerurkar, S
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 223 - 226
  • [13] Design and implementation of a digital audio tone control unit using an efficient FIR filter structure
    Yang, RH
    Chiah, SB
    Chan, WY
    1996 IEEE TENCON - DIGITAL SIGNAL PROCESSING APPLICATIONS PROCEEDINGS, VOLS 1 AND 2, 1996, : 273 - 277
  • [14] Hardware-Efficient Parallel Structures for Linear-Phase FIR Digital Filter
    Tian, Jingjing
    Li, Guangjun
    Li, Qiang
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 995 - 998
  • [15] FIR Filter Design Methodology for Hardware Optimized Implementation
    Mehboob, Rizwana
    Khan, Shoab A.
    Qamar, Rabia
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (03) : 1669 - 1673
  • [16] Hardware-Efficient VLSI Implementation for 3-Parallel Linear-Phase FIR Digital Filter of Odd Length
    Tsao, Yu-Chi
    Choi, Ken
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 998 - 1001
  • [17] An implementation of area and power efficient digital FIR filter for hearing aid applications
    Balaji, V. S.
    Upadhyay, Har Narayan
    OPTOELECTRONICS AND ADVANCED MATERIALS-RAPID COMMUNICATIONS, 2015, 9 (5-6): : 657 - 662
  • [18] An Efficient Method of N-D FIR Digital Filter Designs and Implementation
    Li Jixing
    Wei Xiaoling
    Shong QianCollege of Electronic Information Wuhan UniversityWuhan China
    Wuhan University Journal of Natural Sciences, 1996, (02)
  • [19] An Efficient 256-Tap Parallel FIR Digital Filter Implementation Using Distributed Arithmetic Architecture
    Nandal, Amita
    Vigneswarn, T.
    Rana, Ashwani K.
    Dhaka, Arvind
    ELEVENTH INTERNATIONAL CONFERENCE ON COMMUNICATION NETWORKS, ICCN 2015/INDIA ELEVENTH INTERNATIONAL CONFERENCE ON DATA MINING AND WAREHOUSING, ICDMW 2015/NDIA ELEVENTH INTERNATIONAL CONFERENCE ON IMAGE AND SIGNAL PROCESSING, ICISP 2015, 2015, 54 : 605 - 611
  • [20] An optimal entropy coding scheme for efficient implementation of pulse shaping FIR filters in digital receivers
    Vinod, AP
    Premkumar, AB
    Lai, EMK
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 229 - 232