Hardware efficient FIR filter implementation using subfilters for digital receivers

被引:1
|
作者
Vinod, AP [1 ]
Lai, EMK [1 ]
Premkumar, AB [1 ]
Lau, CT [1 ]
机构
[1] Nanyang Technol Univ, Sch Comp Engn, Singapore 639798, Singapore
关键词
D O I
10.1109/ISSPA.2003.1224864
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Digital filters employed in the intermediate frequency (IF) block of wide-band receivers present a hardware design challenge. The computational complexity of fixed-point filters is dominated by the number of adders used in the implementation of the multipliers. It has been shown that using common subexpression elimination to exploit redundancy across the canonic signed digit (CSD) coefficients results in filters with minimum number of adders. In this paper, we propose a method to efficiently implement linear phase finite impulse response (LPFIR) filters using subfilters obtained from the filter coefficients represented in binary. We present an algorithm that extracts the most suitable subfilters from the coefficient pairs and obtains the unmatched terms of coefficients from these subfilters by simple shift operations. Design examples show that filters implemented using proposed method require fewer adders than conventional CSD based common subexpression elimination methods.
引用
收藏
页码:263 / 266
页数:4
相关论文
共 50 条
  • [21] Hardware Efficient FIR Filter Architectures Using Accurate Unary Stochastic Computing
    Givaki, Kamyar
    Khonsari, Ahmad
    Gholamrezaei, M. H.
    Rahmati, Dara
    Gorgin, Saeid
    2022 IEEE 40TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2022), 2022, : 754 - 761
  • [22] HARDWARE IMPLEMENTATION OF FIR/IIR DIGITAL FILTERS USING INTEGRAL STOCHASTIC COMPUTATION
    Ardakani, Arash
    Leduc-Primeau, Francois
    Gross, Warren J.
    2016 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING PROCEEDINGS, 2016, : 6540 - 6544
  • [23] Design and Implementation of a High Speed Digital FIR Filter using Unfolding
    Thakral, Shilpa
    Goswami, Divya
    Sharma, Ritu
    Prasanna, Challa Krishna
    Joshi, Amit Mahesh
    2016 IEEE 7TH POWER INDIA INTERNATIONAL CONFERENCE (PIICON), 2016,
  • [24] Efficient Design and Implementation of Multiplierless FIR Filter
    Dangra, Komal H.
    Gawande, G. S.
    2016 INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2016,
  • [25] Reconfigurable hardware for efficient implementation of programmable FIR filters
    Denk, TC
    Nicol, CJ
    Larsson, P
    Azadet, K
    PROCEEDINGS OF THE 1998 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-6, 1998, : 3005 - 3008
  • [26] Implementation of a FIR filter by using CPLD
    Ling, C.
    Liu, R.
    Lin, X.
    Huaqiao Daxue Xuebao/Journal of Huaqiao University, 2001, 22 (01): : 76 - 79
  • [27] Hardware-efficient pipelined programmable FIR filter design
    Chang, TS
    Jen, CW
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2001, 148 (06): : 227 - 232
  • [28] Hardware Efficient Fast FIR Filter Based on Karatsuba Algorithm
    Kyritsis, Evangelos
    Pekmestzi, Kiamal
    2016 5TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2016,
  • [29] A Novel Hardware Efficient FIR Filter for Wireless Sensor Networks
    Xu, Cheng
    Yin, Su
    Qin, Yunchuan
    Zou, Hanzheng
    2013 FIFTH INTERNATIONAL CONFERENCE ON UBIQUITOUS AND FUTURE NETWORKS (ICUFN), 2013, : 197 - 201
  • [30] Design and FPGA Implementation of Sequential Digital FIR Filter using Microprogrammed Controller
    Qasim, Syed Manzoor
    BenSaleh, Mohammed S.
    Bahaidarah, Mazen
    AlObaisi, Hesham
    AlSharif, Tariq
    AlZahrani, Mosab
    AlOnazi, Hani
    IV INTERNATIONAL CONGRESS ON ULTRA MODERN TELECOMMUNICATIONS AND CONTROL SYSTEMS 2012 (ICUMT), 2012, : 1002 - 1005