Hardware efficient FIR filter implementation using subfilters for digital receivers

被引:1
|
作者
Vinod, AP [1 ]
Lai, EMK [1 ]
Premkumar, AB [1 ]
Lau, CT [1 ]
机构
[1] Nanyang Technol Univ, Sch Comp Engn, Singapore 639798, Singapore
关键词
D O I
10.1109/ISSPA.2003.1224864
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Digital filters employed in the intermediate frequency (IF) block of wide-band receivers present a hardware design challenge. The computational complexity of fixed-point filters is dominated by the number of adders used in the implementation of the multipliers. It has been shown that using common subexpression elimination to exploit redundancy across the canonic signed digit (CSD) coefficients results in filters with minimum number of adders. In this paper, we propose a method to efficiently implement linear phase finite impulse response (LPFIR) filters using subfilters obtained from the filter coefficients represented in binary. We present an algorithm that extracts the most suitable subfilters from the coefficient pairs and obtains the unmatched terms of coefficients from these subfilters by simple shift operations. Design examples show that filters implemented using proposed method require fewer adders than conventional CSD based common subexpression elimination methods.
引用
收藏
页码:263 / 266
页数:4
相关论文
共 50 条
  • [31] Design and implementation of FIR digital filter based on FPGA
    Song Zhuo-da
    Wang Zhi-qian
    Li Jian-rong
    Shen Cheng-wu
    Liu Shao-jin
    CHINESE JOURNAL OF LIQUID CRYSTALS AND DISPLAYS, 2020, 35 (10) : 1073 - 1078
  • [32] EFFICIENT WAVE DIGITAL-FILTER REALIZATION USING PROGRAMMABLE HARDWARE
    NOUTA, R
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 1977, 5 (04) : 409 - 415
  • [33] Efficient bit-oriented implementation of FIR filter using a new compressor
    Lin, YT
    Huang, SY
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 269 - 270
  • [34] Implementation of Improved Energy-Efficient FIR Filter Using Reversible Logic
    Sahu, Lavisha
    Kumar, Umesh
    Singh, Lajwanti
    DATA SCIENCE AND BIG DATA ANALYTICS, 2019, 16 : 229 - 238
  • [35] Efficient and expandable interpolating FIR filter design and implementation
    Chorevas, A.
    Reisis, D.
    Computers and Computational Engineering in Control, 1999, : 226 - 230
  • [36] Design and implementation of efficient FIR filter based on FPGA
    Jiang, Li-Ping
    Tan, Xue-Qin
    Wang, Jian-Xin
    Nanjing Li Gong Daxue Xuebao/Journal of Nanjing University of Science and Technology, 2007, 31 (01): : 125 - 128
  • [37] Implementation of Energy Efficient FIR Gaussian Filter on FPGA
    Anand, Vatsala
    Kaur, Amanpreet
    PROCEEDINGS OF 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC 2K17), 2017, : 431 - 435
  • [38] EFFICIENT FIR FILTER ARCHITECTURES SUITABLE FOR FPGA IMPLEMENTATION
    EVANS, JB
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1994, 41 (07): : 490 - 493
  • [39] Decomposition of FIR digital filters for realization via the cascade connection of subfilters
    Smith, LM
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1998, 46 (06) : 1681 - 1684
  • [40] An efficient digital FIR filter design for 64 QAM
    Chorevas, A
    Reisis, D
    Metaxakis, E
    ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2, 1996, : 900 - 903