Hardware efficient FIR filter implementation using subfilters for digital receivers

被引:1
|
作者
Vinod, AP [1 ]
Lai, EMK [1 ]
Premkumar, AB [1 ]
Lau, CT [1 ]
机构
[1] Nanyang Technol Univ, Sch Comp Engn, Singapore 639798, Singapore
关键词
D O I
10.1109/ISSPA.2003.1224864
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Digital filters employed in the intermediate frequency (IF) block of wide-band receivers present a hardware design challenge. The computational complexity of fixed-point filters is dominated by the number of adders used in the implementation of the multipliers. It has been shown that using common subexpression elimination to exploit redundancy across the canonic signed digit (CSD) coefficients results in filters with minimum number of adders. In this paper, we propose a method to efficiently implement linear phase finite impulse response (LPFIR) filters using subfilters obtained from the filter coefficients represented in binary. We present an algorithm that extracts the most suitable subfilters from the coefficient pairs and obtains the unmatched terms of coefficients from these subfilters by simple shift operations. Design examples show that filters implemented using proposed method require fewer adders than conventional CSD based common subexpression elimination methods.
引用
收藏
页码:263 / 266
页数:4
相关论文
共 50 条
  • [1] A new hardware efficient, low power FIR digital filter implementation approach
    Dabbagh-Sadeghipour, K
    Aghagolzadeh, A
    ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 1144 - 1147
  • [2] FPGA hardware implementation of an RNS FIR digital filter
    Kaluri, K
    Leong, WF
    Tan, KH
    Johnson, L
    Soderstrand, M
    CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 1340 - 1344
  • [3] Hardware-efficient implementation of digital FIR filter using fast first-order moment algorithm
    Cao, Li
    Liu, Jianguo
    Xiong, Jun
    Zhang, Jing
    MIPPR 2017: PARALLEL PROCESSING OF IMAGES AND OPTIMIZATION TECHNIQUES; AND MEDICAL IMAGING, 2018, 10610
  • [4] Hardware Implementation of an efficient FIR filter for ECG Signal Denoising Application
    Ajaydas, U. R.
    Reddy, B. Naresh Kumar
    James, Alex
    2022 29TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (IEEE ICECS 2022), 2022,
  • [5] DESIGN OF FIR DIGITAL-FILTERS USING PRESCRIBED SUBFILTERS
    TAI, YL
    LIN, TP
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1990, 68 (06) : 1039 - 1054
  • [6] FIR Digital Filter Implementation using flattened coefficient
    Yoon, SH
    Chong, JW
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL III: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 363 - 366
  • [7] Hardware-Efficient Parallel FIR Digital Filter Structures For Symmetric Convolutions
    Tsao, Yu-Chi
    Choi, Ken
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2301 - 2304
  • [8] Digital filter bank design using simple subfilters
    Kwan, H. K.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4447 - 4450
  • [9] Hardware Implementation of Parallel FIR Filter Using Modified Distributed Arithmetic
    Das, Gourishankar
    Maity, Krishanu
    Sau, Suman
    2ND INTERNATIONAL CONFERENCE ON DATA SCIENCE AND BUSINESS ANALYTICS (ICDSBA 2018), 2018, : 40 - 44
  • [10] An Potential and Accommodative FIR Filter Layout Hardware Implementation Using Verilog
    Anu, C.
    Priya, T. Geetha
    2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1077 - 1083