An 11-bit 500 MS/s Two-Step SAR ADC with Non-attenuated Passive Residue Transfer

被引:0
|
作者
He, Wenbin [1 ]
Ye, Fan [1 ]
Ren, Junyan [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
关键词
Two-step SAR ADC; Passive residue transfer; High-speed High-resolution ADC; Background calibration;
D O I
10.1109/ISCAS51556.2021.9401056
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an 11-bit 500 MS/s two-step SAR ADC with non-attenuated passive residue transfer for high-speed and high-resolution operations. The proposed partial interleaved CDACs scheme in the second stage reduces the parasitic capacitance for the first stage. The comparator reusing scheme avoids the complex calibration of each offset for multi-comparators. An edge-detected calibrator is adopted to achieve low power and a constant calibrated voltage in the calibration of interstage gain error and offset. The prototype is implemented in 28 nm CMOS process. The simulation shows that the proposed ADC achieves an SNDR of 61.98 dB and an SFDR of 81.73 dB at Nyquist input at 0.9-V supply. The power consumption is 3.06 mW, showing the FoM of 5.58 fJ/con-step.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] A 95-MS/s 11-bit 1.36-mW Asynchronous SAR ADC with Embedded Passive Gain in 65nm CMOS
    Nam, Jae-Won
    Chiong, David
    Chen, Mike Shuo-Wei
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [22] An 11-Bit 10 MS/s SAR ADC with C-R DAC Calibration and Comparator Offset Calibration
    Jung, Hoyong
    Youn, Eunji
    Jang, Young-Chan
    ELECTRONICS, 2022, 11 (22)
  • [23] An 11-bit 160-MS/s Non-binary C-based SAR ADC with a Partially Monotonic Switching Scheme
    Lee, Jae-Hyuk
    Boo, Jun -Ho
    Park, Jun -Sang
    An, Tai-Ji
    Shin, Hee-Wook
    Cho, Young -Jae
    Choi, Michael
    Burm, Jin-Wook
    Ahn, Gil -Cho
    Lee, Seung-Hoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2023, 23 (02) : 118 - 127
  • [24] An 11-bit two-step column-shared ADC based on Flash/SS architecture for CMOS image sensor
    Zhao, Qiang
    Xu, Jitao
    Fan, Chunhui
    Wang, Ziming
    Hu, Ruitong
    Li, Xin
    Li, Zhigang
    Hao, Licai
    Peng, Chunyu
    Lin, Zhiting
    Wu, Xiulong
    MICROELECTRONICS JOURNAL, 2024, 154
  • [25] An 11-bit 360-MS/s Pipelined SAR ADC With Feedback Factor Compensation Using a Dynamic Negative-C-Assisted Residue Amplifier
    Kwon, Yigi
    Won, Jongyoon
    Chae, Youngcheol
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024,
  • [26] A 11-Bit 35-MS/s Wide Input Range SAR ADC in 180-nm CMOS Process
    Luo, Wen-Chia
    Chang, Soon-Jyh
    Huang, Chun-Po
    Wu, Hao-Sheng
    2018 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2018,
  • [27] A 0.05mm2 0.6V 500kS/s 14.3fJ/Conversion-step 11-bit Two-step Switching SAR ADC for 3-Dimensional Stacking CMOS Imager
    Lin, Jin-Yi
    Huang, Hsin-Yuan
    Hsieh, Chih-Cheng
    Chen, Hung-I
    2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 165 - 168
  • [28] An Energy-Efficient 11-bit 10-MS/s SAR ADC with Monotonic Switching Split Capacitor Array
    Tung, Wei
    Huang, Shu-Chuan
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [29] A 11-bit ENOB Noise-shaping SAR ADC with Non-binary DAC Array
    Dai, Zhiyuan
    Hu, Hang
    Ye, Fan
    Ren, Junyan
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1014 - 1016
  • [30] Two-Step Pipeline SAR ADC with passive Charge Sharing between Cascades
    Osipov, Dmitry
    Gusev, Aleksandr
    Paul, Steffen
    Shumikhin, Vitaly
    2019 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2019,