An 11-bit 360-MS/s Pipelined SAR ADC With Feedback Factor Compensation Using a Dynamic Negative-C-Assisted Residue Amplifier

被引:0
|
作者
Kwon, Yigi [1 ,2 ]
Won, Jongyoon [1 ]
Chae, Youngcheol [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 03722, South Korea
[2] LG Elect, SoC Ctr, CTO Div, SoC Fundamental Technol Lab, Seoul 06772, South Korea
基金
新加坡国家研究基金会;
关键词
Gain; Energy efficiency; Capacitance; Circuits; Bandwidth; Capacitors; Prototypes; Calibration; Voltage; Noise; Analog-to-digital converter (ADC); successive-approximation-resistor (SAR) ADC; pipelined SAR ADC; residue amplifier; negative capacitance (NC); NC-assisted residue amplifier; and dynamic NC;
D O I
10.1109/TCSI.2024.3496490
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an energy-efficient residue amplification for low-power high-speed pipelined SAR ADC, whose residue amplifier is assisted by a dynamic negative capacitance (NC) circuit at the virtual ground. This dynamic NC for the residue amplifier increases the feedback factor while maintaining the closed-loop signal gain, thereby relaxing the requirements of the residue amplifier such as unity-gain bandwidth and open-loop gain, which subsequently leads to a power reduction of the residue amplifier. The proposed dynamic NC addresses the issues associated with static counterparts while maintaining small gain error, increased effective bandwidth, and high energy efficiency. Fabricated in a 28-nm CMOS process, the prototype 11-bit pipelined SAR ADC achieves a signal-to-noise-and-distortion ratio (SNDR) of 58 dB and a spurious-free dynamic range (SFDR) of 77.9 dB with Nyquist input at a sampling rate of 360-MS/s, while consuming only 3.9 mW from a 0.95 V supply. This corresponds to a Walden figure-of-merit (FoM) of 16.7 fJ/conv.-step, making this work competitive among the state-of-the-art ADCs with similar speed and resolution.
引用
收藏
页数:10
相关论文
共 27 条
  • [1] An 11-bit 22-MS/s 0.6 mW SAR ADC with parasitic capacitance compensation
    Gu Weiru
    Ye Fan
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (08)
  • [2] An 11-bit 22-MS/s 0.6 mW SAR ADC with parasitic capacitance compensation
    顾蔚如
    叶凡
    任俊彦
    Journal of Semiconductors, 2014, (08) : 155 - 161
  • [3] An 11-bit 22-MS/s 0.6 mW SAR ADC with parasitic capacitance compensation
    顾蔚如
    叶凡
    任俊彦
    Journal of Semiconductors, 2014, 35 (08) : 155 - 161
  • [4] An 11-bit 50-MS/s Pipelined ADC using Circuit-sharing Techniques
    Song, Seungheun
    Park, Chulkyu
    Choi, Joongho
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (04) : 364 - 372
  • [5] A 12-bit 10-MS/s Pipelined SAR ADC Sharing Flash ADC and Residue Amplifier of Multiplying DAC
    Jung, Hoyong
    Do, Wonkyu
    Park, Cheonwi
    Ko, Jaehong
    Jang, Young-Chan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2024, 24 (02) : 128 - 137
  • [6] An 11-bit 200MS/s Subrange SAR ADC with Charge-Compensation-Based Reference Buffer
    Wei, Shushu
    Ju, Ying
    Li, Fule
    Wang, Zhihua
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [7] An 11-bit 500 MS/s Two-Step SAR ADC with Non-attenuated Passive Residue Transfer
    He, Wenbin
    Ye, Fan
    Ren, Junyan
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [8] An 11-bit 100-MS/s Pipelined-SAR ADC Reusing PVT-Stabilized Dynamic Comparator in 65-nm CMOS
    Zhang, Jin
    Ren, Xiaoqian
    Liu, Shubin
    Chan, Chi-Hang
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (07) : 1174 - 1178
  • [9] A 14bit 320MS/s pipelined-SAR ADC based on multiplexing of dynamic amplifier
    Chu, Honghao
    Li, Fule
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 628 - 631
  • [10] An 11-Bit 10 MS/s SAR ADC with C-R DAC Calibration and Comparator Offset Calibration
    Jung, Hoyong
    Youn, Eunji
    Jang, Young-Chan
    ELECTRONICS, 2022, 11 (22)