An 11-bit 360-MS/s Pipelined SAR ADC With Feedback Factor Compensation Using a Dynamic Negative-C-Assisted Residue Amplifier

被引:0
|
作者
Kwon, Yigi [1 ,2 ]
Won, Jongyoon [1 ]
Chae, Youngcheol [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 03722, South Korea
[2] LG Elect, SoC Ctr, CTO Div, SoC Fundamental Technol Lab, Seoul 06772, South Korea
基金
新加坡国家研究基金会;
关键词
Gain; Energy efficiency; Capacitance; Circuits; Bandwidth; Capacitors; Prototypes; Calibration; Voltage; Noise; Analog-to-digital converter (ADC); successive-approximation-resistor (SAR) ADC; pipelined SAR ADC; residue amplifier; negative capacitance (NC); NC-assisted residue amplifier; and dynamic NC;
D O I
10.1109/TCSI.2024.3496490
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an energy-efficient residue amplification for low-power high-speed pipelined SAR ADC, whose residue amplifier is assisted by a dynamic negative capacitance (NC) circuit at the virtual ground. This dynamic NC for the residue amplifier increases the feedback factor while maintaining the closed-loop signal gain, thereby relaxing the requirements of the residue amplifier such as unity-gain bandwidth and open-loop gain, which subsequently leads to a power reduction of the residue amplifier. The proposed dynamic NC addresses the issues associated with static counterparts while maintaining small gain error, increased effective bandwidth, and high energy efficiency. Fabricated in a 28-nm CMOS process, the prototype 11-bit pipelined SAR ADC achieves a signal-to-noise-and-distortion ratio (SNDR) of 58 dB and a spurious-free dynamic range (SFDR) of 77.9 dB with Nyquist input at a sampling rate of 360-MS/s, while consuming only 3.9 mW from a 0.95 V supply. This corresponds to a Walden figure-of-merit (FoM) of 16.7 fJ/conv.-step, making this work competitive among the state-of-the-art ADCs with similar speed and resolution.
引用
收藏
页数:10
相关论文
共 27 条
  • [21] A 9.4-bit, 50-MS/s, 1.44-mW Pipelined ADC Using Dynamic Source Follower Residue Amplification
    Hu, Jason
    Dolev, Noam
    Murmann, Boris
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) : 1057 - 1066
  • [22] A 13-bit 312.5-MS/s Pipelined SAR ADC With Open-Loop Integrator-Based Residue Amplifier and Gain-Stabilized Integration Time Generation
    Ni, Meng
    Wang, Xiao
    Li, Fule
    Wang, Zhihua
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (07) : 1416 - 1427
  • [23] A 9-Bit 500-ms/s 4-Stage Pipelined SAR ADC With Wide Input Common-Mode Range Using Replica-Biased Dynamic Residue Amplifiers
    Kim, Hyeonsik
    Lee, Soohoon
    Kim, Jintae
    IEEE ACCESS, 2023, 11 : 22531 - 22541
  • [24] A 13b 40MS/s SAR ADC with Robust kT/C Noise Cancellation using a Feedback Auxiliary Amplifier
    Won, Jongyoon
    Son, Byeongjin
    Kwon, Yigi
    Yoon, Junghyun
    Chae, Youngcheol
    2024 50TH IEEE EUROPEAN SOLID-STATE ELECTRONICS RESEARCH CONFERENCE, ESSERC 2024, 2024, : 369 - 372
  • [25] A 1.55-mW 2-GHz ERBW 7-b 800-MS/s Pipelined SAR ADC in 28-nm CMOS Using a 7T Dynamic Residue Amplifier
    Kim, Hyeonsik
    Kim, Seonkyung
    Kim, Jintae
    IEEE SOLID-STATE CIRCUITS LETTERS, 2022, 5 : 102 - 105
  • [26] A 0.8-1.2 V 10-50 MS/s 13-bit Subranging Pipelined-SAR ADC Using a Temperature-Insensitive Time-Based Amplifier
    Zhang, Minglei
    Noh, Kyoohyun
    Fan, Xiaohua
    Sanchez-Sinencio, Edgar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (11) : 2991 - 3005
  • [27] 1.55mW 2GHz ERBW 7b 800MS/s 3-stage Pipelined SAR ADC in 28nm CMOS using a Kickback-Cancelling 7T-Dynamic Residue Amplifier with only 16fF Input Capacitance
    Kim, Hyeonsik
    Kim, Seonkyung
    Kim, Jintae
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,