An 11-bit 500 MS/s Two-Step SAR ADC with Non-attenuated Passive Residue Transfer

被引:0
|
作者
He, Wenbin [1 ]
Ye, Fan [1 ]
Ren, Junyan [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
关键词
Two-step SAR ADC; Passive residue transfer; High-speed High-resolution ADC; Background calibration;
D O I
10.1109/ISCAS51556.2021.9401056
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an 11-bit 500 MS/s two-step SAR ADC with non-attenuated passive residue transfer for high-speed and high-resolution operations. The proposed partial interleaved CDACs scheme in the second stage reduces the parasitic capacitance for the first stage. The comparator reusing scheme avoids the complex calibration of each offset for multi-comparators. An edge-detected calibrator is adopted to achieve low power and a constant calibrated voltage in the calibration of interstage gain error and offset. The prototype is implemented in 28 nm CMOS process. The simulation shows that the proposed ADC achieves an SNDR of 61.98 dB and an SFDR of 81.73 dB at Nyquist input at 0.9-V supply. The power consumption is 3.06 mW, showing the FoM of 5.58 fJ/con-step.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] An 11-bit 350MS/s 2b/cycle-Assisted SAR ADC with Improved Comparator Clock Generator
    Li, Shuai
    Chen, Yong-Zhen
    Ye, Fan
    Ren, Jun-Yan
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 756 - 758
  • [42] 11-bit 1.8uW 40KS/s Segmented SAR ADC for Sensor Applications
    Rikan, Behnam Samadpoor
    Kim, Sang-Yun
    Lee, Kang-Yoon
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 55 - 56
  • [43] A CMOS 6-mW 10-bit 100-MS/s Two-Step ADC
    Chung, Yung-Hui
    Wu, Jieh-Tsorng
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 137 - 140
  • [44] A 2.3 mW 10-bit 170 MS/s Two-Step Binary-Sarch Assisted Time-Interleaved SAR ADC
    Wong, Si-Seng
    Chio, U-Fat
    Zhu, Yan
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, Rui Paulo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (08) : 1783 - 1794
  • [45] A CMOS 6-mW 10-bit 100-MS/s Two-Step ADC
    Chung, Yung-Hui
    Wu, Jieh-Tsorng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) : 2217 - 2226
  • [46] A 1.8-V 11-bit 40-MS/s 21-mW pipelined ADC
    State Key Laboratory of ASIC and Systems, Fudan University, 200433 Shanghai, China
    不详
    Analog Integr Circuits Signal Process, 3 (495-501):
  • [47] A 1.8-V 11-bit 40-MS/s 21-mW pipelined ADC
    Fan, Mingjun
    Ren, Junyan
    Li, Ning
    Ye, Fan
    Xu, Jun
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (03) : 495 - 501
  • [48] A 10 MS/s 11-bit 0.19 mm2 Algorithmic ADC With Improved Clocking Scheme
    Kim, Min Gyu
    Hanumolu, Pavan Kumar
    Moon, Un-Ku
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (09) : 2348 - 2355
  • [49] A 1.8-GS/s 6-Bit Two-Step SAR ADC in 65-nm CMOS
    Meng, Xiangyu
    Kong, Weihao
    Yang, Haifeng
    Li, Yecong
    Li, Xuan
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [50] A 6-bit 1-GS/s Two-Step SAR ADC in 40-nm CMOS
    Tai, Hung-Yen
    Tsai, Cheng-Hsueh
    Tsai, Pao-Yang
    Chen, Hung-Wei
    Chen, Hsin-Shu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (05) : 339 - 343