An 11-bit 500 MS/s Two-Step SAR ADC with Non-attenuated Passive Residue Transfer

被引:0
|
作者
He, Wenbin [1 ]
Ye, Fan [1 ]
Ren, Junyan [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
关键词
Two-step SAR ADC; Passive residue transfer; High-speed High-resolution ADC; Background calibration;
D O I
10.1109/ISCAS51556.2021.9401056
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an 11-bit 500 MS/s two-step SAR ADC with non-attenuated passive residue transfer for high-speed and high-resolution operations. The proposed partial interleaved CDACs scheme in the second stage reduces the parasitic capacitance for the first stage. The comparator reusing scheme avoids the complex calibration of each offset for multi-comparators. An edge-detected calibrator is adopted to achieve low power and a constant calibrated voltage in the calibration of interstage gain error and offset. The prototype is implemented in 28 nm CMOS process. The simulation shows that the proposed ADC achieves an SNDR of 61.98 dB and an SFDR of 81.73 dB at Nyquist input at 0.9-V supply. The power consumption is 3.06 mW, showing the FoM of 5.58 fJ/con-step.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A 24-μW 11-bit 1-MS/s SAR ADC With a Bidirectional Single-side Switching Technique
    Chen, Long
    Sanyal, Arindam
    Ma, Ji
    Sun, Nan
    PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 219 - +
  • [32] A 12 bit 160 MS/s Two-Step SAR ADC With Background Bit-Weight Calibration Using a Time-Domain Proximity Detector
    Zhou, Yuan
    Xu, Benwei
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (04) : 920 - 931
  • [33] A 12-bit 210-MS/s 2-Times Interleaved Pipelined-SAR ADC With a Passive Residue Transfer Technique
    Lin, Chin-Yu
    Lee, Tai-Cheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (07) : 929 - 938
  • [34] An 11-bit ENOB,accuracy-programmable,and non-calibrating time-mode SAR ADC
    樊华
    韩雪
    魏琦
    杨华中
    Journal of Semiconductors, 2013, (01) : 118 - 128
  • [35] An 11-bit ENOB, accuracy-programmable, and non-calibrating time-mode SAR ADC
    Fan Hua
    Han Xue
    Wei Qi
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (01)
  • [36] An 11-bit ENOB,accuracy-programmable,and non-calibrating time-mode SAR ADC
    樊华
    韩雪
    魏琦
    杨华中
    Journal of Semiconductors, 2013, 34 (01) : 118 - 128
  • [37] An 8-bit 1.5-GS/s Two-Step SAR ADC With Embedded Interstage Gain
    Shen, Yi
    Hao, Junyan
    Liu, Shubin
    An, Zeshuai
    Li, Dengquan
    Ding, Ruixue
    Zhu, Zhangming
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (11) : 1870 - 1873
  • [38] An 11-bit 50-MS/s Pipelined ADC using Circuit-sharing Techniques
    Song, Seungheun
    Park, Chulkyu
    Choi, Joongho
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (04) : 364 - 372
  • [39] Two-step, piecewise-linear SAR ADC with programmable transfer function
    Sengupta, S.
    Johnston, M. L.
    ELECTRONICS LETTERS, 2019, 55 (08) : 444 - 445
  • [40] A 0.44-fJ/Conversion-Step 11-Bit 600-kS/s SAR ADC With Semi-Resting DAC
    Hsieh, Sung-En
    Hsieh, Chih-Cheng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (09) : 2595 - 2603