An On-Chip Relaxation Oscillator in 5-nm FinFET Using a Frequency-Error Feedback Loop

被引:6
|
作者
Mehta, Nandish [1 ,2 ]
Tell, Stephen G. [3 ]
Turner, Walker J. [4 ]
Tatro, Lamar [1 ]
Goh, Jih-Ren [5 ]
Gray, C. Thomas [3 ]
机构
[1] NVIDIA Corp, Santa Clara, CA 95050 USA
[2] Nvidia Res, Santa Clara, CA 95051 USA
[3] NVIDIA, Res Dept, Durham, NC 27713 USA
[4] NVIDIA Corp, NVIDIA Res Circuits Res Grp, Durham, NC 27713 USA
[5] NVIDIA Corp, Hsinchu 30069, Taiwan
关键词
Accumulated jitter; boot-up; FinFET; frequency-error feedback; ON-chip oscillator; physical clock attacks; relaxation oscillator; security; supply and temperature-tolerant; time interval error (TIE);
D O I
10.1109/JSSC.2022.3183208
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Availability of a reliable ON-chip oscillator can secure a system-on-chip (SoC) against physical clock attacks by enabling applications such as boot-up using ON-chip oscillator and hardware clock monitors. This article proposes a frequency-error feedback (FEF) loop-based relaxation oscillator for such applications. It suppresses the low-frequency noise and improves the time interval error (TIE) without degrading the period jitter. It also stabilizes the oscillator against supply and temperature variations. A 77-MHz oscillator prototype is fabricated in a commercial 5-nm FinFET process. Operating from 0.9-V digital and 1.2-V analog supplies, the prototype consumes a total of 0.84 mW and occupies an area of 0.0152 mm(2). It achieves a TIE of 3 ns over 10 K cycles which is 3x better than an oscillator without an FEF loop. Chip samples are picked from four wafer split lots. The worst case frequency variation measured from 16 samples is 1-0.25% across an analog supply change of 1.1-1.35 V, while a variation of +/- 0.3% is measured over -40 to 125 degrees C temperature from eight samples.
引用
收藏
页码:2898 / 2908
页数:11
相关论文
共 46 条
  • [21] An on-chip temperature sensor with 0.5 °C resolution and 0.34% linearity error using 180-nm CMOS process
    Wang, Chua-Chin
    Vellanki, Pradyumna
    Luo, Shih-Heng
    Sangalang, Ralph Gerard B.
    INTEGRATION-THE VLSI JOURNAL, 2025, 102
  • [22] On-chip triplexer using series-first structure for connecting radio frequency modules in a 65 nm CMOS
    Lim, Jeong-Taek
    Oh, Hyun-Myung
    Lee, Sangrok
    Jung, Bang Chul
    Kim, Choul-Young
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2022, 64 (04) : 721 - 726
  • [23] Performance Evaluation of FinFET Based 9 Stages Ring Oscillator Using Transmission Gate High Frequency Generation in 45nm
    Shrivastava, Pavan
    Kushwah, Ravindra Singh
    Manorama
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2014, 9 (04): : 259 - 269
  • [24] A 1.8 V 18.13 MHz Inverter-Based On-Chip RC Oscillator with Flicker Noise Suppression Using Logic Transition Voltage Feedback
    Ko, Junsoo
    Lee, Minjae
    ELECTRONICS, 2019, 8 (11)
  • [25] On-chip hybrid integration of swept frequency distributed-feedback laser with silicon photonic circuits using photonic wire bonding
    Chowdhury, Sheri Jahan
    Wickremasinghe, Kithmin
    Grist, Samantha M.
    Zou, Hang
    Mitchell, Matthew
    Al-Qadasi, Mohammed A.
    Lin, Becky
    Birdi, Davin
    Smythe, Shannon
    Shekhar, Sudip
    Cheung, Karen C.
    Chrostowski, Lukas
    OPTICS EXPRESS, 2024, 32 (03) : 3085 - 3099
  • [26] A Wide-Range On-Chip Leakage Sensor Using a Current-Frequency Converting Technique in 65-nm Technology Node
    Kang, Yesung
    Choi, Jaehyouk
    Kim, Youngmin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (09) : 846 - 850
  • [27] A 38 GHz On-Chip Antenna in 28-nm CMOS Using Artificial Magnetic Conductor for 5G Wireless Systems
    Hedayati, Mahsa Keshavarz
    Abdipour, Abdolali
    Shirazi, Reza Sarraf
    John, Matthias
    Ammann, Max J.
    Staszewski, Robert Bogdan
    2016 FOURTH INTERNATIONAL CONFERENCE ON MILLIMETER-WAVE AND TERAHERTZ TECHNOLOGIES (MMWATT), 2016, : 29 - 32
  • [28] A 55.9-fs Integrated Jitter (100 kHz-100 MHz) Hybrid LC-Tank PLL in 5-nm FinFET Using Programmable Phase Realignment and Dynamic Coarse Tuning
    Tsai, Tsung-Hsien
    Sheen, Ruey-Bin
    Hsu, Sheng-Yun
    Chang, Chih-Hsien
    Staszewski, R. Bogdan
    IEEE SOLID-STATE CIRCUITS LETTERS, 2021, 4 : 230 - 233
  • [29] Interface Trap Characterization of a 5.8-Å EOT p-MOSFET Using High-Frequency On-Chip Ring Oscillator Charge Pumping Technique
    Cho, Moonju
    Kaczer, Ben
    Aoulaiche, Marc
    Degraeve, Robin
    Roussel, Philippe
    Franco, Jacopo
    Kauerauf, Thomas
    Ragnarsson, Lars Ake
    Hoffmann, Thomas Y.
    Groeseneken, Guido
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (10) : 3342 - 3349
  • [30] A 65nm 236.5nJ/Classification Neuromorphic Processor with 7.5% Energy Overhead On-Chip Learning Using Direct Spike-Only Feedback
    Park, Jeongwoo
    Lee, Juyun
    Jeon, Dongsuk
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 140 - +