An On-Chip Relaxation Oscillator in 5-nm FinFET Using a Frequency-Error Feedback Loop

被引:6
|
作者
Mehta, Nandish [1 ,2 ]
Tell, Stephen G. [3 ]
Turner, Walker J. [4 ]
Tatro, Lamar [1 ]
Goh, Jih-Ren [5 ]
Gray, C. Thomas [3 ]
机构
[1] NVIDIA Corp, Santa Clara, CA 95050 USA
[2] Nvidia Res, Santa Clara, CA 95051 USA
[3] NVIDIA, Res Dept, Durham, NC 27713 USA
[4] NVIDIA Corp, NVIDIA Res Circuits Res Grp, Durham, NC 27713 USA
[5] NVIDIA Corp, Hsinchu 30069, Taiwan
关键词
Accumulated jitter; boot-up; FinFET; frequency-error feedback; ON-chip oscillator; physical clock attacks; relaxation oscillator; security; supply and temperature-tolerant; time interval error (TIE);
D O I
10.1109/JSSC.2022.3183208
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Availability of a reliable ON-chip oscillator can secure a system-on-chip (SoC) against physical clock attacks by enabling applications such as boot-up using ON-chip oscillator and hardware clock monitors. This article proposes a frequency-error feedback (FEF) loop-based relaxation oscillator for such applications. It suppresses the low-frequency noise and improves the time interval error (TIE) without degrading the period jitter. It also stabilizes the oscillator against supply and temperature variations. A 77-MHz oscillator prototype is fabricated in a commercial 5-nm FinFET process. Operating from 0.9-V digital and 1.2-V analog supplies, the prototype consumes a total of 0.84 mW and occupies an area of 0.0152 mm(2). It achieves a TIE of 3 ns over 10 K cycles which is 3x better than an oscillator without an FEF loop. Chip samples are picked from four wafer split lots. The worst case frequency variation measured from 16 samples is 1-0.25% across an analog supply change of 1.1-1.35 V, while a variation of +/- 0.3% is measured over -40 to 125 degrees C temperature from eight samples.
引用
收藏
页码:2898 / 2908
页数:11
相关论文
共 46 条
  • [31] Using All-Digital On-Chip Syntonistor to Compensate Clock Frequency Error in Network Time Synchronization for Accuracy Reaching to Sub-μs Range
    Li, Yiwen
    Xiu, Liming
    Wei, Xiangye
    Lin, Shuisheng
    Li, Chenglong
    Zhang, Hui
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2023, 70 (10) : 9981 - 9991
  • [32] Low Phase Noise 104 GHz Oscillator Using Self-Aligned On-Chip Voltage-Tunable Spherical Dielectric Resonator in 130-nm SiGe BiCMOS
    Zhu, Yu
    Sterzl, Georg
    Hesselbarth, Jan
    Meister, Tilo
    Ellinger, Frank
    2024 IEEE 24TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, SIRF, 2024, : 83 - 86
  • [33] A 0.5-V 560-kHz 18.8-fJ/Cycle On-Chip Oscillator With 96.1-ppm/C Steady-State Stability Using a Duty-Cycled Digital Frequency-Locked Loop
    Truesdell, Daniel S.
    Li, Shuo
    Calhoun, Benton H.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (04) : 1241 - 1253
  • [34] 5-Gb/s and 10-GHz Center-Frequency Gaussian Monocycle Pulse Transmission Using 65-nm Logic CMOS With On-Chip Dipole Antenna and High-κ Interposer
    Kubota, Shinichi
    Toya, Akihiro
    Sugitani, Takumi
    Kikkawa, Takamaro
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (07): : 1193 - 1200
  • [35] DESIGN AND EVALUATION OF A-117 dBc/Hz PHASE NOISE VOLTAGE-CONTROLLED OSCILLATOR USING ON-CHIP CPW RESONATOR FOR 5 GHz-BAND WLAN
    Pokharel, Ramesh K.
    Kanaya, Haruichi
    Yoshida, Keiji
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2010, 52 (03) : 763 - 766
  • [36] A single-chip 2.4GHz direct-conversion CMOS receiver for wireless local loop using one-third frequency local oscillator
    Lee, K
    Park, J
    Lee, JW
    Lee, SW
    Huh, HK
    Jeong, DK
    Kim, W
    2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 42 - 45
  • [37] A 1.6MHz Swing-Boosted Relaxation Oscillator with ±0.15%/ V 23.4ppm/°C Frequency Inaccuracy using Voltage-to-Delay Feedback
    Zhou, Wei
    Goh, Wang Ling
    Gao, Yuan
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [38] An Integrated 60GHz 5Gb/s QPSK Transmitter with On-Chip T/R Switch and Fully-Differential PLL Frequency Synthesizer in 65nm CMOS
    Kuang, Lixue
    Chi, Baoyong
    Chen, Lei
    Wei, Meng
    Yu, Xiaobao
    Wang, Zhihua
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 413 - 416
  • [39] A Ka-band Phase Shifting Low Noise Amplifier with Gain Error Compensation for 5G RF beam forming array using 14nm FinFET CMOS
    Kim, Youngmin
    Jang, Pilsung
    Lim, Joongseok
    Ko, Won
    Heo, Seungchan
    Lee, Jongwoo
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [40] A 5Gb/s 7.1fJ/b/mm 8x Multi-Drop On-Chip 10mm Data Link in 14nm FinFET CMOS SOI at 0.5V
    Sacco, Elisa
    Francese, Pier Andrea
    Brandli, Matthias
    Menolfi, Christian
    Morf, Thomas
    Cevrero, Alessandro
    Ozkaya, Ilter
    Kossel, Marcel
    Kull, Lukas
    Luu, Danny
    Yueksel, Hazar
    Gielen, Georges
    Toifl, Thomas
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C54 - C55