An On-Chip Relaxation Oscillator in 5-nm FinFET Using a Frequency-Error Feedback Loop

被引:6
|
作者
Mehta, Nandish [1 ,2 ]
Tell, Stephen G. [3 ]
Turner, Walker J. [4 ]
Tatro, Lamar [1 ]
Goh, Jih-Ren [5 ]
Gray, C. Thomas [3 ]
机构
[1] NVIDIA Corp, Santa Clara, CA 95050 USA
[2] Nvidia Res, Santa Clara, CA 95051 USA
[3] NVIDIA, Res Dept, Durham, NC 27713 USA
[4] NVIDIA Corp, NVIDIA Res Circuits Res Grp, Durham, NC 27713 USA
[5] NVIDIA Corp, Hsinchu 30069, Taiwan
关键词
Accumulated jitter; boot-up; FinFET; frequency-error feedback; ON-chip oscillator; physical clock attacks; relaxation oscillator; security; supply and temperature-tolerant; time interval error (TIE);
D O I
10.1109/JSSC.2022.3183208
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Availability of a reliable ON-chip oscillator can secure a system-on-chip (SoC) against physical clock attacks by enabling applications such as boot-up using ON-chip oscillator and hardware clock monitors. This article proposes a frequency-error feedback (FEF) loop-based relaxation oscillator for such applications. It suppresses the low-frequency noise and improves the time interval error (TIE) without degrading the period jitter. It also stabilizes the oscillator against supply and temperature variations. A 77-MHz oscillator prototype is fabricated in a commercial 5-nm FinFET process. Operating from 0.9-V digital and 1.2-V analog supplies, the prototype consumes a total of 0.84 mW and occupies an area of 0.0152 mm(2). It achieves a TIE of 3 ns over 10 K cycles which is 3x better than an oscillator without an FEF loop. Chip samples are picked from four wafer split lots. The worst case frequency variation measured from 16 samples is 1-0.25% across an analog supply change of 1.1-1.35 V, while a variation of +/- 0.3% is measured over -40 to 125 degrees C temperature from eight samples.
引用
收藏
页码:2898 / 2908
页数:11
相关论文
共 46 条
  • [41] A 5GHz 370fsrms 6.5mW Clock Multiplier Using a Crystal-Oscillator Frequency Quadrupler in 65nm CMOS
    Megawer, Karim M.
    Elkholy, Ahmed
    Coombs, Daniel
    Ahmed, Mostafa G.
    Elmallah, Ahmed
    Hanumolu, Pavan Kumar
    2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 392 - +
  • [42] High-Q on-chip inductors using thin-film wafer level packaging technology demonstrated on a 90nm RF-CMOS 5GHz VCO
    Sun, X.
    Linten, D.
    Dupuis, O.
    Carchon, G.
    Soussan, P.
    Decoutere, S.
    De Raedt, W.
    35TH EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, CONFERENCE PROCEEDINGS, 2005, : 77 - 80
  • [43] A 2 A Maximum Load Current Capable 0-to-1 μF Off-chip Capacitor N-type LDO using Dual Dynamic Negative Feedback Loop and an Improved Error Amplifier
    Ahn, Ho-Chan
    Cho, Joo-Mi
    Choi, Hyeon-Ji
    Lee, Chan-Ho
    Lee, Chan-Kyu
    Hong, Sung-Wan
    IEEE 49TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE, ESSCIRC 2023, 2023, : 249 - 252
  • [44] 65/30 GHz dual-frequency wirelessly powered monolithic 1.83 mm2 wireless temperature sensor using a 3-stage inductor-peaked rectifier with on-chip antenna in 65-nm CMOS
    Gao, Hao
    Matters-Kammerer, Marion K.
    Baltus, Peter
    2018 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM - IMS, 2018, : 1275 - 1277
  • [45] A 0.5V 560kHz 18.8fJ/Cycle Ultra-Low Energy Oscillator in 65nm CMOS with 96.1ppm/°C Stability Using a Duty-Cycled Digital Frequency-Locked Loop
    Truesdell, Daniel S.
    Li, Shuo
    Calhoun, Benton H.
    2020 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2020,
  • [46] A 0.46&x00A0;mm<sup>2</sup> On-Chip Compensated Type-III Buck Converter Using an Inner Feedback Loop With a Seamless CCM&x002F;DCM Transition Technique
    Park, Jieun
    Lee, Hyung-Min
    Shin, Se-Un
    Choi, Woong
    Hong, Sung-Wan
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (05) : 4477 - 4482