A Dual-Mode Hybrid ARQ Scheme for Energy Efficient On-Chip Interconnects

被引:0
|
作者
Fu, Bo [1 ]
Ampadu, Paul [1 ]
机构
[1] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
来源
NANO-NET | 2009年 / 3卷
关键词
Adaptive error control; on-chip interconnects; hybrid ARQ; interleaving; NETWORKS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a dual-mode hybrid ARQ scheme for energy efficient on-chip communication, where the type of coding scheme can be dynamically selected based on different noise environments and reliability requirements. In order to reduce codec area overhead, a hardware sharing design method is implemented, resulting in only a minor increase in area costs compared to a single-mode system. For a given reliability requirement, the proposed error control scheme yields up to 35% energy improvement compared to previous solutions and up to 18% energy improvement compared to worst-case noise design method.
引用
收藏
页码:74 / 79
页数:6
相关论文
共 50 条
  • [41] An efficient error control scheme for chip-to-chip optical interconnects
    Wang, Jun
    Zhang, Ge
    Hu, Weiwu
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3712 - 3715
  • [42] Dual Congestion Awareness Scheme in On-Chip Networks
    Ebrahimi, Masoumeh
    Daneshtalab, Masoud
    Plosila, Juha
    Tenhunen, Hannu
    2012 IEEE 3RD INTERNATIONAL CONFERENCE ON NETWORKED EMBEDDED SYSTEMS FOR EVERY APPLICATION (NESEA), 2012,
  • [43] Dual-Mode Hybrid Vehicle Neurocontrol
    Han Lijin
    Qi Yunlong
    Xiang Changle
    2014 IEEE TRANSPORTATION ELECTRIFICATION CONFERENCE AND EXPO (ITEC) ASIA-PACIFIC 2014, 2014,
  • [44] Silicon hybrid demultiplexer with 64 channels for wavelength/mode-division multiplexed on-chip optical interconnects
    Wang, Jian
    Chen, Sitao
    Dai, Daoxin
    OPTICS LETTERS, 2014, 39 (24) : 6993 - 6996
  • [45] A design methodology for efficient application-specific on-chip interconnects
    Ho, WH
    Pinkston, TM
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2006, 17 (02) : 174 - 190
  • [46] CMOS design and analysis of low-voltage signaling methodology for energy efficient on-chip interconnects
    Garcia, Jose C.
    Montiel-Nelson, Juan A.
    Nooshabadi, Saeid
    MICROELECTRONICS JOURNAL, 2009, 40 (11) : 1571 - 1581
  • [47] A dual-mode energy efficient encryption protocol for wireless sensor networks
    Moh'd, Abidalrahman
    Aslam, Nauman
    Phillips, William
    Robertson, William
    AD HOC NETWORKS, 2013, 11 (08) : 2588 - 2604
  • [48] Sustainable Dual-Mode Smart Windows for Energy-Efficient Buildings
    Nunes, Silvia C.
    Saraiva, Sofia M.
    Pereira, Rui F. P.
    Pereira, Sonia
    Silva, Maria Manuela
    Carlos, Luis D.
    Fortunato, Elvira
    Ferreira, Rute A. S.
    Rego, Rosa
    Bermudez, Veronica de Zea
    ACS APPLIED ENERGY MATERIALS, 2019, 2 (03) : 1951 - 1960
  • [49] Non-blocking Gated Buffers for Energy Efficient on-chip Interconnects in the era of Dark Silicon
    Rani, Khushboo
    Agarwal, Sukarn
    Kapoor, Hemangee K.
    PROCEEDINGS OF THE 2018 8TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED 2018), 2018, : 74 - 79
  • [50] Efficient Dual-Mode Fiber-Chip Edge Coupler Using an Adiabatic Mode Evolution Trident
    Ye, Mengyuan
    Zhang, Weilun
    Li, Yunlong
    Liu, Li
    Guo, Xiangyu
    Yu, Yu
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2022, 34 (22) : 1234 - 1237