A Dual-Mode Hybrid ARQ Scheme for Energy Efficient On-Chip Interconnects

被引:0
|
作者
Fu, Bo [1 ]
Ampadu, Paul [1 ]
机构
[1] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
来源
NANO-NET | 2009年 / 3卷
关键词
Adaptive error control; on-chip interconnects; hybrid ARQ; interleaving; NETWORKS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a dual-mode hybrid ARQ scheme for energy efficient on-chip communication, where the type of coding scheme can be dynamically selected based on different noise environments and reliability requirements. In order to reduce codec area overhead, a hardware sharing design method is implemented, resulting in only a minor increase in area costs compared to a single-mode system. For a given reliability requirement, the proposed error control scheme yields up to 35% energy improvement compared to previous solutions and up to 18% energy improvement compared to worst-case noise design method.
引用
收藏
页码:74 / 79
页数:6
相关论文
共 50 条
  • [31] Designing Energy-Efficient Low-Diameter On-chip Networks with Equalized Interconnects
    Joshi, Ajay
    Kim, Byungsub
    Stojanovic, Vladimir
    2009 17TH IEEE SYMPOSIUM ON HIGH-PERFORMANCE INTERCONNECTS (HOTI 2009), 2009, : 3 - 12
  • [32] Error control combining Hamming and product codes for energy efficient nanoscale on-chip interconnects
    Fu, B.
    Ampadu, P.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2010, 4 (03): : 251 - 261
  • [33] A hybrid current/voltage mode on-chip signaling scheme with adaptive bandwidth capability
    Bashirullah, R
    Liu, WT
    Cavin, R
    Edwards, D
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (08) : 876 - 880
  • [34] A low impedance receiver for power efficient current mode signalling across on-chip global interconnects
    Wary, Nijwm
    Mandal, Pradip
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2014, 68 (10) : 969 - 975
  • [35] On-chip silicon dual-mode multiplexer via a subwavelength grating-based directional coupler and a mode blocker
    Jiang, Weifeng
    Miao, Jinye
    Li, Tao
    Ma, Lianhao
    APPLIED OPTICS, 2019, 58 (33) : 9290 - 9296
  • [36] An Input Multiplexed Current mode transmitter for on-chip global interconnects
    Anusha, G.
    Venkateshwarlu, P.
    Murugeshwari, P.
    Bhaskar, M.
    Venkataramani, B.
    2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4, 2008, : 1800 - 1804
  • [37] On-chip dual-mode all-optical multifunctional logic unit based on multimode FWMs
    Zhang, Chenjing
    Zou, Junmin
    Zhao, Yi
    Fang, Zhihao
    Jian, Yihao
    Gao, Shiming
    ELECTRONICS LETTERS, 2024, 60 (22)
  • [38] Differential Voltage Mode On-Chip Serial Transceiver for Global Interconnects
    Bhaskar, M.
    Venkataramani, B.
    JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (02) : 247 - 258
  • [39] 60-GHz Compact Dual-Mode On-Chip Bandpass Filter Using GaAs Technology
    Xu, Kai-Da
    Guo, Ying-Jiang
    Liu, Yiqun
    Deng, Xianjin
    Chen, Qiang
    Ma, Zhewang
    IEEE ELECTRON DEVICE LETTERS, 2021, 42 (08) : 1120 - 1123
  • [40] A Fast On-Chip SVM-Training System With Dual-Mode Configurable Pipelines and MSMO Scheduler
    Feng, Lichen
    Li, Zunchao
    Wang, Yuanfa
    Wang, Chuang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (11) : 4230 - 4241