A Dual-Mode Hybrid ARQ Scheme for Energy Efficient On-Chip Interconnects

被引:0
|
作者
Fu, Bo [1 ]
Ampadu, Paul [1 ]
机构
[1] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
来源
NANO-NET | 2009年 / 3卷
关键词
Adaptive error control; on-chip interconnects; hybrid ARQ; interleaving; NETWORKS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a dual-mode hybrid ARQ scheme for energy efficient on-chip communication, where the type of coding scheme can be dynamically selected based on different noise environments and reliability requirements. In order to reduce codec area overhead, a hardware sharing design method is implemented, resulting in only a minor increase in area costs compared to a single-mode system. For a given reliability requirement, the proposed error control scheme yields up to 35% energy improvement compared to previous solutions and up to 18% energy improvement compared to worst-case noise design method.
引用
收藏
页码:74 / 79
页数:6
相关论文
共 50 条
  • [11] An energy-efficient multi-bit quaternary current-mode signaling for on-chip interconnects
    Venkatraman, V.
    Burleson, W.
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 301 - 304
  • [12] Energy efficient hybrid ARQ scheme under error constraints
    Sun, Z
    Jia, X
    WIRELESS PERSONAL COMMUNICATIONS, 2003, 25 (04) : 307 - 320
  • [13] Energy Efficient Hybrid ARQ Scheme under Error Constraints
    Z. Sun
    X. Jia
    Wireless Personal Communications, 2003, 25 : 307 - 320
  • [14] An Energy-Efficient Multiwire Error Control Scheme for Reliable On-Chip Interconnects Using Hamming Product Codes
    Fu, Bo
    Ampadu, Paul
    VLSI DESIGN, 2008,
  • [15] A hybrid dual-mode trust management scheme for vehicular networks
    Rai, Ibrahim Abdo
    Shaikh, Riaz Ahmed
    Hassan, Syed Raheel
    INTERNATIONAL JOURNAL OF DISTRIBUTED SENSOR NETWORKS, 2020, 16 (07)
  • [16] Energy delay optimization methodology for current-mode signaling for on-chip interconnects
    Irfansyah, Astria Nur
    Lehmann, Torsten
    Nooshabadi, Saeid
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 147 - +
  • [17] A Dual-Mode Weight Storage Analog Neural Network Platform for On-Chip Applications
    Maliuk, Dzmitry
    Makris, Yiorgos
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [18] Efficient coupled noise estimation for on-chip interconnects
    Devgan, A
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 147 - 151
  • [19] Efficient power modeling for on-chip global interconnects
    Aswatha, A. R.
    Basavaraju, T.
    Kalpana, A. B.
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 458 - +
  • [20] Spintronic Switches for Ultralow Energy On-Chip and Interchip Current-Mode Interconnects
    Sharad, Mrigank
    Roy, Kaushik
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (08) : 1068 - 1070