A Dual-Mode Hybrid ARQ Scheme for Energy Efficient On-Chip Interconnects

被引:0
|
作者
Fu, Bo [1 ]
Ampadu, Paul [1 ]
机构
[1] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
来源
NANO-NET | 2009年 / 3卷
关键词
Adaptive error control; on-chip interconnects; hybrid ARQ; interleaving; NETWORKS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a dual-mode hybrid ARQ scheme for energy efficient on-chip communication, where the type of coding scheme can be dynamically selected based on different noise environments and reliability requirements. In order to reduce codec area overhead, a hardware sharing design method is implemented, resulting in only a minor increase in area costs compared to a single-mode system. For a given reliability requirement, the proposed error control scheme yields up to 35% energy improvement compared to previous solutions and up to 18% energy improvement compared to worst-case noise design method.
引用
收藏
页码:74 / 79
页数:6
相关论文
共 50 条
  • [21] Energy-Efficient Transceiver Circuits for Short-Range On-chip Interconnects
    Postman, Jacob
    Chiang, Patrick
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [22] EcoLaser: An Adaptive Laser Control for Energy-Efficient On-Chip Photonic Interconnects
    Demir, Yigit
    Hardavellas, Nikos
    PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 3 - 8
  • [23] Differential current-mode signaling for robust and power efficient on-chip global interconnects
    Zhang, L
    Wilson, J
    Bashirullah, R
    Franzon, P
    Electrical Performance of Electronic Packaging, 2004, : 315 - 318
  • [24] Mode Division Multiplexing Switch for On-Chip Optical Interconnects
    Wu, Xinru
    Xu, Ke
    Dai, Daoxin
    Tsang, Hon Ki
    2016 21ST OPTOELECTRONICS AND COMMUNICATIONS CONFERENCE (OECC) HELD JOINTLY WITH 2016 INTERNATIONAL CONFERENCE ON PHOTONICS IN SWITCHING (PS), 2016,
  • [25] A Dual-Mode Power Amplifier With On-Chip Switch Bias Control Circuits for LTE Handsets
    Kim, Bobae
    Kwak, Cholho
    Lee, Jongsoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (12) : 857 - 861
  • [26] Energy Optimization for Current-mode Signaling in High-Speed On-Chip Interconnects
    Irfansyah, Astria Nur
    Lehmann, Torsten
    Nooshabadi, Saeid
    ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, 2007, : 1306 - 1311
  • [27] A hybrid 2-D ADI-FDTD subgridding scheme for modeling on-chip interconnects
    Wang, BZ
    Wang, YJ
    Yu, WH
    Mittra, R
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2001, 24 (04): : 528 - 533
  • [28] An efficient analytical model of coupled on-chip RLC interconnects
    Yin, L
    He, L
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 385 - 390
  • [29] An efficient clocking scheme for on-chip communications
    Bojnordi, Mahdi Nazm
    Madani, Nariman Moezzi
    Semsarzade, Mehdi
    Afzali-Kusha, An
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 119 - +
  • [30] Silicon hybrid wavelength/mode-division-demultiplexer with 64 channels for on-chip optical interconnects
    Wang, Jian
    Chen, Sitao
    Wang, Shipeng
    Chen, Pengxin
    Dai, Daoxin
    2015 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2015,