VLSI-oriented input and output buffered switch architecture for high-speed ATM backbone nodes

被引:0
|
作者
Kamatani, Y [1 ]
Ohba, Y [1 ]
Shimojo, Y [1 ]
Ise, K [1 ]
Motoyama, M [1 ]
Saito, T [1 ]
机构
[1] TOSHIBA CO LTD, SEMICOND DEVICE ENGN LAB, KAWASAKI, KANAGAWA 210, JAPAN
关键词
ATM; switch; node; high-speed; backbone; flow control; input buffer; output buffer; shaved buffer; multicast; QoS; LSI;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Asynchronous Transfer Mode (ATM) is a promised bearer transmission service for high speed multimedia LAN. Recently, high speed multimedia ATM LAN products have been available. Therefore, in order to interconnect them, the multimedia backbone LAN, which has the expandable high throughput over 10G bps, supporting multicast, multi-QoS, and many interfaces including 622 Mbps, will be widely required. In this paper, the VLSI oriented input and output buffered switch architecture is proposed as the hardware architecture for multimedia backbone switch node. This paper describes that the chip set consisting of four VLSIs, that is, the switch element, the switch access, the distributor/arbiter, and the multiplexer/demultiplexer, can realize the backbone switch core, and the main specifications required to each VLSI are derived.
引用
收藏
页码:647 / 657
页数:11
相关论文
共 50 条
  • [21] ABR architecture and simulation for an input-buffered and per-VC queued ATM switch
    Bossardt, M
    Park, SY
    Lockwood, JW
    Kang, SM
    GLOBECOM 98: IEEE GLOBECOM 1998 - CONFERENCE RECORD, VOLS 1-6: THE BRIDGE TO GLOBAL INTEGRATION, 1998, : 393 - 398
  • [22] A MULTIFUNCTIONAL HIGH-SPEED SWITCH ELEMENT FOR ATM APPLICATIONS
    HOFMANN, RH
    MULLER, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (07) : 1036 - 1040
  • [23] A high-speed ATM switch with multiple common memories
    Kang, SH
    GLOBECOM '01: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-6, 2001, : 2645 - 2649
  • [24] A HIGH-SPEED INTEGRATED SERVICES ATM STM SWITCH
    XI, J
    MEDITCH, JS
    COMPUTER NETWORKS AND ISDN SYSTEMS, 1993, 26 (04): : 459 - 477
  • [25] Simulation of a multicast ATM switch for high-speed networks
    Chaudhry, GM
    Guizani, M
    SIMULATION, 1999, 72 (05) : 327 - 332
  • [26] HIGH-SPEED INPUT-OUTPUT DEVICES
    LAPIDUS, G
    CONTROL ENGINEERING, 1970, 17 (02) : 117 - &
  • [27] A High-Speed Active Switch Routing Architecture
    ZHANG Zhi-qun
    TheJournalofChinaUniversitiesofPostsandTelecommunications, 2001, (03) : 50 - 56
  • [28] VLSI ARCHITECTURE FOR HIGH-SPEED RANK AND MEDIAN FILTERING
    ARAMBEPOLA, B
    ELECTRONICS LETTERS, 1988, 24 (18) : 1179 - 1180
  • [29] High-speed switch system for multimedia service nodes
    Yamanaka, Naoaki
    Yamakoshi, Kimihiro
    Kawano, Ryusuke
    NTT R and D, 2000, 49 (12): : 698 - 705
  • [30] Performance of an input/output buffered-type ATM LAN switch with back-pressure function
    Ohsaki, H
    Wakamiya, N
    Murata, M
    Miyahara, H
    IEEE-ACM TRANSACTIONS ON NETWORKING, 1997, 5 (02) : 278 - 290