SOI-DRAM circuit technologies: For low power high speed multigiga scale memories

被引:4
|
作者
Kuge, S
Morishita, F
Tsuruda, T
Tomishima, S
Tsukude, M
Yamagata, T
Arimoto, K
机构
[1] ULSI Laboratory, Mitsubishi Electric Corporation, Itami, Hyogo
[2] Kyusu University, Fukuoka
[3] ULSI Laboratory, Mitsubishi Electric Corporation, Itami
[4] Keio University, Tokyo
[5] Okayama University, Okayama
[6] Mitsubishi Electric Corporation, Itami
[7] Osaka University, Osaka
[8] Hiroshima University, Hiroshima
[9] ULSI Laboratory, Mitsubishi Electric Corporation, Itami, Hyogo
[10] LSI R. and D. Laboratory, Mitsubishi Electric Corporation, Itami, Hyogo
关键词
D O I
10.1109/4.499736
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a silicon on insulator (SOI) DRAM which has a body bias controlling technique for high-speed circuit operation and a new type of redundancy for low standby power operation, aimed at high yield, The body bias controlling technique contributes to super-body synchronous sensing and body-bias controlled logic, The super-body synchronous sensing achieves 3.0 ns faster sensing than body synchronous sensing and the body-bias controlled logic realizes 8.0 ns faster peripheral logic operation compared with a conventional logic scheme, at 1.5 V in a 4 Gb-level SOI DRAM. The body-bias controlled legit also realizes a body-bias change current reduction of 1/20, compared with a bulk well-structure, A new type of redundancy that overcomes the standby current failure resulting from a wordline-bitline short is also discussed in respect of yield and area penalty.
引用
收藏
页码:586 / 591
页数:6
相关论文
共 50 条
  • [21] Low power, high speed hybrid clock divider circuit
    1600, IEEE Computer Society
  • [22] Low Power, High Speed Hybrid Clock Divider Circuit
    Reuben, John
    Zackriya, Mohammed, V
    Kittur, Harish M.
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 935 - 941
  • [23] Features of SOI DRAM's and their potential for low-voltage and/or giga-bit scale DRAM's
    Yamaguchi, Y
    Oashi, T
    Eimori, T
    Iwamatsu, T
    Miyamoto, S
    Suma, K
    Tsuruda, T
    Morishita, F
    Hirose, M
    Hidaka, H
    Arimoto, K
    Fujishima, K
    Inoue, Y
    Nishimura, T
    Miyoshi, H
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (06): : 772 - 780
  • [24] HIGH-SPEED LOW-POWER DARLINGTON ECL CIRCUIT
    CHUANG, CT
    CHIN, K
    LU, PF
    SHIN, HJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (12) : 1374 - 1376
  • [25] Design high speed and low power hybrid full adder circuit
    Lueangsongchai, Sathaporn
    Tooprakai, Siraphop
    2018 18TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2018, : 22 - 25
  • [26] A circuit library for low power and high speed digital signal processor
    Takahashi, H
    Abiko, S
    Mizushima, S
    Ozawa, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (12) : 1717 - 1725
  • [27] Design of Low Power and High Speed VLSI Domino Logic Circuit
    Praveen, J.
    Aishwarya, Aishwarya
    Naik, Jagadish Venkatraman
    Kshithija
    Biradar, Mahesh
    PROCEEDINGS OF THE 2018 4TH INTERNATIONAL CONFERENCE ON APPLIED AND THEORETICAL COMPUTING AND COMMUNICATION TECHNOLOGY (ICATCCT - 2018), 2018, : 125 - 130
  • [28] A high speed and low power SOI inverter using active body-bias
    Gil, J
    Je, M
    Lee, J
    Shin, H
    SOLID-STATE ELECTRONICS, 1999, 43 (04) : 791 - 799
  • [29] A high speed and low power SOI inverter using active body-bias
    Gil, J
    Je, M
    Lee, J
    Shin, H
    1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, 1998, : 59 - 63
  • [30] Design of a high speed, low latency and low power consumption DRAM using two-transistor cell
    Chegeni, Amin
    Hadidi, Khayrollah
    Khoei, Abdollah
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 1167 - 1170