A circuit library for low power and high speed digital signal processor

被引:0
|
作者
Takahashi, H
Abiko, S
Mizushima, S
Ozawa, Y
机构
关键词
low power; high speed; low cost; GSM; PDC; NADC; digital signal processing; personal communication; 50; MIPS; CPU;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new high performance digital signal processor (DSP) that lowers power consumption, reduces chip count, and enables system cost savings for wireless communications applications was developed. The new device contains high performance, hard-wired functionality with a specialized instruction set to effectively implement the worldwide digital cellular standard algorithms, including GSM, PDC and NADC, and also features both full rate and future half rate processing by software modules. The device provides a wider operating voltage ranging from 1.5 V to 5.5 V using 5 V process based on the market requirement of 5 V supply voltage, even though a power supply voltage in most applications will be shifted to 3 V. Several circuits was newly developed to achieve low power consumption and high speed operation at both 5 V and 3 V process using the same data base. The device also features over 50 MIPS of processing power with low power consumption and 100 nA stand-by current at either 3 V or 5 V. One remarkable advantage is a flexible CPU core approach for the future spin-off devices with different ROM/RAM configurations and peripheral modules without requiring any CPU design changes. This paper describes the architecture of a lower power and high speed design with effective hardware and software modules implementations.
引用
收藏
页码:1717 / 1725
页数:9
相关论文
共 50 条
  • [1] A 100 MIPS high speed and low power digital signal processor
    Takahashi, H
    Abiko, S
    Mizushima, S
    Ozawa, Y
    Tashiro, K
    Muramatsu, S
    Fusumada, M
    Todoroki, A
    Tanaka, Y
    Itoigawa, M
    Morioka, I
    Mizuno, H
    Kojima, M
    Naso, G
    Ego, E
    Chirat, F
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (12): : 1546 - 1552
  • [2] 100 MIPS high speed and low power Digital Signal Processor
    Texas Instruments Japan Ltd, Tokyo, Japan
    IEICE Trans Electron, 12 (1546-1552):
  • [3] GAAS LOW-POWER INTEGRATED-CIRCUITS FOR A HIGH-SPEED DIGITAL SIGNAL PROCESSOR
    SINGH, HP
    SADLER, RA
    IRVINE, JA
    GORDER, GE
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (02) : 240 - 249
  • [4] Low Power and Robust Domino Circuit with Process Variations Tolerance for High Speed Digital Signal Processing
    Wang, Jinhui
    Peng, Xiaohong
    Li, Xinxin
    Hou, Ligang
    Wu, Wuchen
    INTELLIGENT COMPUTING AND INFORMATION SCIENCE, PT II, 2011, 135 : 59 - 65
  • [5] A HIGH-SPEED FFT UNIT BASED ON A LOW-COST DIGITAL SIGNAL PROCESSOR
    TORTOLI, P
    ANDREUCCETTI, F
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1988, 35 (11): : 1434 - 1438
  • [6] INTEGRATED CIRCUIT DIGITAL SIGNAL PROCESSOR.
    Boddie, J.R.
    Daryanani, G.T.
    Eldumiati, I.I.
    Godenz, R.N.
    Thompson, J.S.
    Walters, S.M.
    Pedersen, R.A.
    Conference Record - International Conference on Communications, 1980, 1 : 1 - 11
  • [7] An 80-MOPS-peak high-speed and low-power-consumption 16-b digital signal processor
    Kabuo, H
    Okamoto, M
    Tanaka, I
    Yasoshima, H
    Marui, S
    Yamasaki, M
    Sugimura, T
    Ueda, K
    Ishikawa, T
    Suzuki, H
    Asahi, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (04) : 494 - 503
  • [8] An 80-MOPS-peak high-speed and low-power-consumption 16-b digital signal processor
    Kabuo, H
    Okamoto, M
    Tanaka, I
    Yasoshima, H
    Marui, S
    Yamasaki, M
    Sugimura, T
    Ueda, K
    Ishikawa, T
    Suzuki, H
    Asahi, R
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (07) : 905 - 914
  • [9] An innovative low-power high-performance programmable signal processor for digital communications
    Moreno, JH
    Zyuban, V
    Shvadron, U
    Neeser, FD
    Derby, JH
    Ware, MS
    Kailas, K
    Zaks, A
    Geva, A
    Ben-David, S
    Asaad, SW
    Fox, TW
    Littrell, D
    Biberstein, M
    Naishlos, D
    Hunter, H
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2003, 47 (2-3) : 299 - 326
  • [10] Low power consumption Digital Signal Processor: Hi-Perion
    Ishihara, Teruo
    Kondou, Shinya
    Fukuda, Hideaki
    Fujitsu Scientific and Technical Journal, 2000, 36 (01): : 56 - 62