A circuit library for low power and high speed digital signal processor

被引:0
|
作者
Takahashi, H
Abiko, S
Mizushima, S
Ozawa, Y
机构
关键词
low power; high speed; low cost; GSM; PDC; NADC; digital signal processing; personal communication; 50; MIPS; CPU;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new high performance digital signal processor (DSP) that lowers power consumption, reduces chip count, and enables system cost savings for wireless communications applications was developed. The new device contains high performance, hard-wired functionality with a specialized instruction set to effectively implement the worldwide digital cellular standard algorithms, including GSM, PDC and NADC, and also features both full rate and future half rate processing by software modules. The device provides a wider operating voltage ranging from 1.5 V to 5.5 V using 5 V process based on the market requirement of 5 V supply voltage, even though a power supply voltage in most applications will be shifted to 3 V. Several circuits was newly developed to achieve low power consumption and high speed operation at both 5 V and 3 V process using the same data base. The device also features over 50 MIPS of processing power with low power consumption and 100 nA stand-by current at either 3 V or 5 V. One remarkable advantage is a flexible CPU core approach for the future spin-off devices with different ROM/RAM configurations and peripheral modules without requiring any CPU design changes. This paper describes the architecture of a lower power and high speed design with effective hardware and software modules implementations.
引用
收藏
页码:1717 / 1725
页数:9
相关论文
共 50 条
  • [41] Design of Low Power and High Speed VLSI Domino Logic Circuit
    Praveen, J.
    Aishwarya, Aishwarya
    Naik, Jagadish Venkatraman
    Kshithija
    Biradar, Mahesh
    PROCEEDINGS OF THE 2018 4TH INTERNATIONAL CONFERENCE ON APPLIED AND THEORETICAL COMPUTING AND COMMUNICATION TECHNOLOGY (ICATCCT - 2018), 2018, : 125 - 130
  • [42] DIGITAL SIGNAL PROCESSOR
    TSUDA, T
    GAMBE, H
    HOSHIKAWA, R
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1989, 25 (03): : 171 - 193
  • [43] Efficient Implementation of Elliptic Curve Cryptography Using Low-power Digital Signal Processor
    Malik, Muhammad Yasir
    12TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY: ICT FOR GREEN GROWTH AND SUSTAINABLE DEVELOPMENT, VOLS 1 AND 2, 2010, : 1464 - 1468
  • [44] Flexible low-power digital signal processor based on a content-addressable memory
    1990, Publ by Elsevier Science Publishers B.V., Amsterdam, Neth
  • [45] Function-based Memory Partitioning on Low Power Digital Signal Processor for Cochlear Implants
    Mai, Songping
    Zhang, Chun
    Wang, Zhihua
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 654 - 657
  • [46] CMOS HIGH-SPEED DIGITAL DATASTOROBE PROCESSOR
    KOMATSU, T
    WATANABE, K
    MINAMIMURA, E
    KOWASE, Y
    UEDA, S
    HORIE, N
    ASAI, S
    MATSUURA, T
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 267 - 270
  • [47] Low power digital circuit design
    Sakurai, T
    ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 11 - 18
  • [48] Low power digital circuit design
    Sakurai, T
    ESSDERC 2004: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2004, : 11 - 18
  • [49] Improved brushless DC motor speed controller with digital signal processor
    Kahveci, H.
    Okumus, H. I.
    Ekici, M.
    ELECTRONICS LETTERS, 2014, 50 (12) : 864 - 865
  • [50] A novel analysis method of bus signal transmission and a proposal for high-speed low-power bus circuit
    Saito, S
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 89 - 92