A circuit library for low power and high speed digital signal processor

被引:0
|
作者
Takahashi, H
Abiko, S
Mizushima, S
Ozawa, Y
机构
关键词
low power; high speed; low cost; GSM; PDC; NADC; digital signal processing; personal communication; 50; MIPS; CPU;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new high performance digital signal processor (DSP) that lowers power consumption, reduces chip count, and enables system cost savings for wireless communications applications was developed. The new device contains high performance, hard-wired functionality with a specialized instruction set to effectively implement the worldwide digital cellular standard algorithms, including GSM, PDC and NADC, and also features both full rate and future half rate processing by software modules. The device provides a wider operating voltage ranging from 1.5 V to 5.5 V using 5 V process based on the market requirement of 5 V supply voltage, even though a power supply voltage in most applications will be shifted to 3 V. Several circuits was newly developed to achieve low power consumption and high speed operation at both 5 V and 3 V process using the same data base. The device also features over 50 MIPS of processing power with low power consumption and 100 nA stand-by current at either 3 V or 5 V. One remarkable advantage is a flexible CPU core approach for the future spin-off devices with different ROM/RAM configurations and peripheral modules without requiring any CPU design changes. This paper describes the architecture of a lower power and high speed design with effective hardware and software modules implementations.
引用
收藏
页码:1717 / 1725
页数:9
相关论文
共 50 条
  • [21] A low power digital signal processor with adaptive band activation for digital hearing aid chip
    Lee, Seung Jin
    Kim, Sunyoung
    Yoo, Hoi-Jun
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2730 - 2733
  • [22] Low Power Circuit Techniques For Optimizing Power In High Speed SRAMs
    Saini, Navneet Kaur
    Gupta, Aniruddha
    Prashar, Ravija
    Gupta, Parul
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2016, : 2399 - 2404
  • [23] High-speed and low-power techniques of hardware and software for digital signal processors
    Takahashi, H
    Ikeno, R
    Toyonoh, Y
    Takegama, A
    Ikezaki, Y
    Urasaki, T
    Satoh, H
    Itoigawa, M
    Matsumoto, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (04) : 589 - 596
  • [24] DIGITAL SIGNAL PROCESSOR BASED HIGH SPEED CURRENT CONTROL OF BRUSHLESS MOTOR.
    Takeshita, Takaharu
    Kameda, Kohji
    Ohashi, Hironori
    Matsui, Nobuyuki
    Electrical Engineering in Japan (English translation of Denki Gakkai Ronbunshi), 1986, 106 (06): : 42 - 49
  • [25] The design of super high speed digital signal processor basing on muti-DSPs
    Duan, JB
    Ma, YF
    Shan, T
    Tao, R
    ISTM/2003: 5TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-6, CONFERENCE PROCEEDINGS, 2003, : 1439 - 1442
  • [26] Low-Power and High-Speed Startup Circuit for Reference Circuit
    Chen, Hou-Ming
    Lee, Bo-Yi
    Lin, Kuang-Hao
    Huang, Xian-Ji
    Huang, Yu-Siang
    2017 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TW), 2017,
  • [27] High-speed data acquisition circuit design of a digital signal analyzer
    Lu, T
    Shi, YB
    Wang, HJ
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1330 - 1333
  • [28] Low power and high speed sample-and-hold circuit
    Trivedi, Ronak
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 453 - 456
  • [29] Low power, high speed hybrid clock divider circuit
    1600, IEEE Computer Society
  • [30] Low Power, High Speed Hybrid Clock Divider Circuit
    Reuben, John
    Zackriya, Mohammed, V
    Kittur, Harish M.
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 935 - 941