SOI-DRAM circuit technologies: For low power high speed multigiga scale memories

被引:4
|
作者
Kuge, S
Morishita, F
Tsuruda, T
Tomishima, S
Tsukude, M
Yamagata, T
Arimoto, K
机构
[1] ULSI Laboratory, Mitsubishi Electric Corporation, Itami, Hyogo
[2] Kyusu University, Fukuoka
[3] ULSI Laboratory, Mitsubishi Electric Corporation, Itami
[4] Keio University, Tokyo
[5] Okayama University, Okayama
[6] Mitsubishi Electric Corporation, Itami
[7] Osaka University, Osaka
[8] Hiroshima University, Hiroshima
[9] ULSI Laboratory, Mitsubishi Electric Corporation, Itami, Hyogo
[10] LSI R. and D. Laboratory, Mitsubishi Electric Corporation, Itami, Hyogo
关键词
D O I
10.1109/4.499736
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a silicon on insulator (SOI) DRAM which has a body bias controlling technique for high-speed circuit operation and a new type of redundancy for low standby power operation, aimed at high yield, The body bias controlling technique contributes to super-body synchronous sensing and body-bias controlled logic, The super-body synchronous sensing achieves 3.0 ns faster sensing than body synchronous sensing and the body-bias controlled logic realizes 8.0 ns faster peripheral logic operation compared with a conventional logic scheme, at 1.5 V in a 4 Gb-level SOI DRAM. The body-bias controlled legit also realizes a body-bias change current reduction of 1/20, compared with a bulk well-structure, A new type of redundancy that overcomes the standby current failure resulting from a wordline-bitline short is also discussed in respect of yield and area penalty.
引用
收藏
页码:586 / 591
页数:6
相关论文
共 50 条
  • [31] Magnetic memories: From DRAM replacement to ultra low power logic chips
    Prenat, G.
    Di Pendina, G.
    Layer, C.
    Goncalves, O.
    Jaber, K.
    Dieny, B.
    Sousa, R.
    Prejbeanu, I. L.
    Nozieres, J. P.
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [32] Ultra-low voltage high-speed Schmitt trigger circuit in SOI MOSFET technology
    Kim, Kyung Ki
    Kim, Yong-Bin
    IEICE ELECTRONICS EXPRESS, 2007, 4 (19): : 606 - 611
  • [33] HIGH-SPEED, HIGH-RELIABILITY CIRCUIT-DESIGN FOR MEGABIT DRAM
    GILLINGHAM, P
    FOSS, RC
    LINES, V
    SHIMOKURA, G
    WOJCICKI, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (08) : 1171 - 1175
  • [34] High-speed low-power sense comparator for multilevel flash memories
    Pierin, A
    Gregori, S
    Khouri, O
    Micheloni, R
    Torelli, G
    ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 759 - 762
  • [35] SOI/CMOS circuit design for high-speed communication LSIs
    Ueda, K
    Wada, Y
    Hirota, T
    Maeda, S
    Mashiko, K
    Hamano, H
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (07) : 886 - 892
  • [36] CMOS/SOI technologies for low-power and low-voltage circuits
    Pelloie, JL
    Raynaud, C
    Faynot, O
    Grouillet, A
    de Pontcharra, JD
    MICROELECTRONIC ENGINEERING, 1999, 48 (1-4) : 327 - 334
  • [37] Low Power - High Speed Magnitude Comparator Circuit Using 12 CNFETs
    Saini, Jitendra Kumar
    Srinivasulu, Avireni
    Kumawat, Renu
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 145 - 146
  • [38] Low power design of high speed CMOS pulse stream neuron circuit
    Inst. of Microelectronics, Tsinghua Univ., Beijing 100084, China
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2000, 21 (11): : 1064 - 1068
  • [39] InP-based HEMTs for high speed, low power circuit applications
    Adesida, I.
    Mahajan, A.
    Cueva, G.
    International Conference on Solid-State and Integrated Circuit Technology Proceedings, 1998, : 579 - 582
  • [40] Low Power Design of High Speed CMOS Pulse Stream Neuron Circuit
    陈继伟
    石秉学
    半导体学报, 2000, (11) : 1064 - 1068