Ultra low power four-quadrant multiplier/two-quadrant divider circuit using FGMOS

被引:2
|
作者
Rodriguez-Villegas, E. [1 ]
Alam, Loannis [1 ]
机构
[1] Univ London Imperial Coll Sci Technol & Med, Dept Elect & Elect Engn, Exhibit Rd, London SW7 2BT, England
关键词
D O I
10.1109/MWSCAS.2006.382209
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel ultra low power wide-range four-quadrant multiplier/two-quadrant divider circuit. The proposed circuit is implemented using Floating Gate MOS (FGMOS) devices operating in weak inversion. The wide range is achieved by means of a predistortion technique based on having different input capacitances in the FGMOS transistors. The circuit compares favourably to other ultra low power multiplier/divider circuits. The multiplier/divider can operate under a 0.9V supply voltage with a power consumption of 87nW in a 0.35 mu m AMS technology.
引用
收藏
页码:64 / +
页数:2
相关论文
共 50 条
  • [21] Four-quadrant CMOS analog divider
    Parnklang, J
    Arammongkonwichai, C
    Kongtanasunthorn, P
    APCCAS '98 - IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: MICROELECTRONICS AND INTEGRATING SYSTEMS, 1998, : 271 - 274
  • [22] Precision Four-Quadrant Divider.
    Horbach, Herbert
    Elektronik Munchen, 1987, 36 (04): : 101 - 104
  • [23] Low-voltage CMOS four-quadrant multiplier
    Liu, SI
    Chang, CC
    ELECTRONICS LETTERS, 1997, 33 (03) : 207 - 208
  • [24] Low-voltage four-quadrant analog multiplier
    Motamed, A
    Hwang, C
    Ismail, M
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 273 - 276
  • [25] Low-voltage CMOS four-quadrant multiplier
    Natl Taiwan Univ, Taipei, Taiwan
    Electron Lett, 3 (207-208):
  • [26] A design of four-quadrant analog multiplier
    Dejhan, K
    Prommee, P
    Tiamvorratat, W
    Mitatha, S
    Chaisayun, I
    IEEE INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES 2004 (ISCIT 2004), PROCEEDINGS, VOLS 1 AND 2: SMART INFO-MEDIA SYSTEMS, 2004, : 29 - 32
  • [27] Four-quadrant analogue multiplier using operational amplifier
    Riewruja, Vanchai
    Rerkratn, Apinai
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2011, 98 (04) : 459 - 474
  • [28] A novel current-mode four-quadrant CMOS analog multiplier/divider
    Alikhani, Amir
    Ahmadi, Arash
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2012, 66 (07) : 581 - 586
  • [29] DTMOS based four-quadrant multiplier/divider with voltage difference transconductance amplifier
    Motkuri Krishna
    Bal Chand Nagar
    Analog Integrated Circuits and Signal Processing, 2024, 118 : 371 - 386
  • [30] Low-voltage low-power CMOS RF four-quadrant multiplier
    Salama, MK
    Soliman, AM
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2003, 57 (01) : 74 - 78