共 50 条
- [41] Low Power Unrolled CORDIC Architectures 2015 NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP & INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2015,
- [42] Low Power Voltage Reference Architectures ISSCS 2009: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS,, 2009, : 525 - 527
- [45] An Effective BIST Architecture for Power-Gating Mechanisms in Low-Power SRAMs PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 185 - 191
- [46] A Review On Power Optimized TPG Using LP-LFSR For Low Power BIST 2016 WORLD CONFERENCE ON FUTURISTIC TRENDS IN RESEARCH AND INNOVATION FOR SOCIAL WELFARE (STARTUP CONCLAVE), 2016,
- [47] Low Power BIST based Multiplier Design and Simulation using FPGA 2016 IEEE STUDENTS' CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER SCIENCE (SCEECS), 2016,
- [48] A modified clock scheme for a low power BIST test pattern generator 19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 306 - 311
- [49] A gated clock scheme for low power scan-based BIST SEVENTH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, PROCEEDINGS, 2001, : 87 - 89
- [50] A Low Power Consumption BIST Testing Technology Based On Heavy Input PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION IN COMMUNICATION, 2009, : 340 - 342