Evaluating BIST architectures for low power

被引:4
|
作者
Ravikumar, CP [1 ]
Prasad, NS [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, New Delhi 110016, India
关键词
D O I
10.1109/ATS.1998.741652
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The "system-on-chip" revolution has posed a number of new challenges to the test engineers. We address the issue of high power dissipation during testing, which can reach levels that are beyond the safe upper Limit associated with the chosen packaging technology. A study undertaken by Zorian reveals that test power can be as large as 200% or more in comparison to the normal power. In the test mode, input vectors are normally applied in an uncorrelated manner, leading to an increase in the average Hamming distance between two successive vectors. This implies a larger switching activity, and, for CMOS circuits, implies a larger power dissipation. In this paper, our attempt is to look at Built-in Self-Test architectures from the view point of power dissipation, fault-coverage, area, and test length. We report experimental results for a CORDIC chip. Our results indicate that BIST architectures differ significantly from one another in terms of power dissipation, giving the test designer an opportunity to address the problem of excessive heating during testing.
引用
收藏
页码:430 / 434
页数:5
相关论文
共 50 条
  • [41] Low Power Unrolled CORDIC Architectures
    Nilsson, Peter
    Sun, Yuhang
    Gangarajaiah, Rakesh
    Hertz, Erik
    2015 NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP & INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2015,
  • [42] Low Power Voltage Reference Architectures
    Tiyyagura, Srikanth R.
    Katare, Siddharth
    ISSCS 2009: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS,, 2009, : 525 - 527
  • [43] A BIST TPG for low power dissipation and high fault coverage
    Wang, Seongmoon
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (07) : 777 - 789
  • [44] Asymmetry dual-LFSR reseeding for low power BIST
    Ying, Jen-Cheng
    Tseng, Wang-Dauh
    Tsai, Wen-Jiin
    INTEGRATION-THE VLSI JOURNAL, 2018, 60 : 272 - 276
  • [45] An Effective BIST Architecture for Power-Gating Mechanisms in Low-Power SRAMs
    Bosio, Alberto
    Dilillo, Luigi
    Girard, Patrick
    Virazel, Arnaud
    Zordan, Leonardo B.
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 185 - 191
  • [46] A Review On Power Optimized TPG Using LP-LFSR For Low Power BIST
    Patil, Trupti
    Dhankar, Amol
    2016 WORLD CONFERENCE ON FUTURISTIC TRENDS IN RESEARCH AND INNOVATION FOR SOCIAL WELFARE (STARTUP CONCLAVE), 2016,
  • [47] Low Power BIST based Multiplier Design and Simulation using FPGA
    Mishra, Bharti
    Jain, Rita
    Saraswat, Richa
    2016 IEEE STUDENTS' CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER SCIENCE (SCEECS), 2016,
  • [48] A modified clock scheme for a low power BIST test pattern generator
    Girard, P
    Guiller, L
    Landrault, C
    Pravossoudovitch, S
    Wunderlich, HJ
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 306 - 311
  • [49] A gated clock scheme for low power scan-based BIST
    Bonhomme, Y
    Girard, P
    Guiller, L
    Landrault, C
    Pravossoudovitch, S
    SEVENTH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, PROCEEDINGS, 2001, : 87 - 89
  • [50] A Low Power Consumption BIST Testing Technology Based On Heavy Input
    Wang, Yi
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION IN COMMUNICATION, 2009, : 340 - 342