Off-chip bus power minimization using serialization with cache-based encoding

被引:1
|
作者
Mohammad, Khader [1 ]
Kabeer, Ahsan [2 ]
Taha, Tarek M. [3 ]
Owaida, Muhsen [1 ]
Washha, Mandi [1 ]
机构
[1] Birzeit Univ, Birzeit, Palestine
[2] Clemson Univ, Clemson, SC 29634 USA
[3] Univ Dayton, Dayton, OH 45469 USA
来源
MICROELECTRONICS JOURNAL | 2016年 / 54卷
关键词
Memory data bus power; Frequent value encoding; Serialization; On and off-chip data bus minimization; ENERGY-CONSUMPTION;
D O I
10.1016/j.mejo.2016.06.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The data bus is a major component of high power consumption in small process high-performance systems and in systems-on-chip (SoC) design. This paper presents an analysis of different state-of-the-art techniques for reducing the power of off-chip memory bus interface, with proposing an approach overcoming some limitations existing in the state-of-art methods. More precisely, the paper introduces a serialization (S) method combined with cache-based encoding scheme, aiming at saving the optimal possible power for off-chip memory bus. Bus serialization reduces the number of transmission wires, while a Serialization-Widening (SW) approach reduces the bus capacitance and the number of transmission wires. Experimental results show that, for off-chip data bus, the serialization approach with cache-based encoding achieves 31% and 52% power reduction for single-core and multi-core applications, respectively, when using fixed voltage and frequency with 128 bits data bus. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:138 / 149
页数:12
相关论文
共 50 条
  • [41] Statistical Analysis of Off-chip Power-Integrity for Multicore Systems
    Han, Sodam
    Moon, Sungwook
    Son, Jungil
    Nam, Seungki
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 991 - 995
  • [42] A CMOS RF power amplifier using an off-chip transmision line transformer with 62% PAE
    Jang, Jaemin
    Park, Changkun
    Kim, Haksun
    Hong, Songcheol
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2007, 17 (05) : 385 - 387
  • [43] Transparent, low power optical WDM interface for off-chip interconnects
    Liboiron-Ladouceur, Odile
    Wang, Howard
    Bergman, Keren
    2007 IEEE LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 2007, : 680 - 681
  • [44] Dynamic Power Management of Off-Chip Links for Hybrid Memory Cubes
    Ahn, Junwhan
    Yoo, Sungjoo
    Choi, Kiyoung
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [45] Off-Chip Access Localization for NoC-Based Multicores
    Ding, Wei
    Kandemir, Mahmut
    Zhang, Yuanrui
    Kultursay, Emre
    PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT'12), 2012, : 447 - 448
  • [46] β-Helix:: A lithography-based compliant off-chip interconnect
    Zhu, Q
    Ma, LY
    Sitaraman, SK
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2003, 26 (03): : 582 - 590
  • [47] Execution cache-based microarchitecture for power-efficient superscalar processors
    Talpes, E
    Marculescu, D
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (01) : 14 - 26
  • [48] Alleviate Chip Pin Constraint for Multicore Processor by On/Off-Chip Power Delivery System Codesign
    Wang, Xuan
    Xu, Jiang
    Wang, Zhe
    Li, Haoran
    Wang, Zhehui
    Yang, Peng
    Duong, Luan H. K.
    Maeda, Rafael K. V.
    Wang, Zhifei
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2017, 13 (02)
  • [49] Simulation of Cache-based Parallel Processing Systems using Spreadsheets
    Diab, Hassan
    INTERNATIONAL JOURNAL OF ENGINEERING EDUCATION, 1998, 14 (02) : 136 - 144
  • [50] Duplicon Cache: Mitigating Off-Chip Memory Bank and Bank Group Conflicts via Data Duplication
    Lin, Ben
    Healy, Michael B.
    Miftakhutdinov, Rustam
    Emma, Philip G.
    Patt, Yale
    2018 51ST ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO), 2018, : 285 - 297