Off-chip bus power minimization using serialization with cache-based encoding

被引:1
|
作者
Mohammad, Khader [1 ]
Kabeer, Ahsan [2 ]
Taha, Tarek M. [3 ]
Owaida, Muhsen [1 ]
Washha, Mandi [1 ]
机构
[1] Birzeit Univ, Birzeit, Palestine
[2] Clemson Univ, Clemson, SC 29634 USA
[3] Univ Dayton, Dayton, OH 45469 USA
来源
MICROELECTRONICS JOURNAL | 2016年 / 54卷
关键词
Memory data bus power; Frequent value encoding; Serialization; On and off-chip data bus minimization; ENERGY-CONSUMPTION;
D O I
10.1016/j.mejo.2016.06.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The data bus is a major component of high power consumption in small process high-performance systems and in systems-on-chip (SoC) design. This paper presents an analysis of different state-of-the-art techniques for reducing the power of off-chip memory bus interface, with proposing an approach overcoming some limitations existing in the state-of-art methods. More precisely, the paper introduces a serialization (S) method combined with cache-based encoding scheme, aiming at saving the optimal possible power for off-chip memory bus. Bus serialization reduces the number of transmission wires, while a Serialization-Widening (SW) approach reduces the bus capacitance and the number of transmission wires. Experimental results show that, for off-chip data bus, the serialization approach with cache-based encoding achieves 31% and 52% power reduction for single-core and multi-core applications, respectively, when using fixed voltage and frequency with 128 bits data bus. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:138 / 149
页数:12
相关论文
共 50 条
  • [21] Off-chip control flow checking of on-chip processor-cache instruction stream
    Rota, Federico
    Dutt, Shantanu
    Krishna, Sahithi
    21ST IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2006, : 507 - +
  • [22] PC CHIP SET EASES DESIGN OF CACHE-BASED COMPUTERS
    BURSKY, D
    ELECTRONIC DESIGN, 1990, 38 (19) : 117 - 118
  • [23] PC chip set eases design of cache-based computers
    Bursky, Dave, 1600, (38):
  • [24] Energy-Efficient Encoding Techniques for Off-Chip Data Buses
    Suresh, Dinesh C.
    Agrawal, Banit
    Yang, Jun
    Najjar, Walid
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2009, 8 (02)
  • [25] Bus cache-based location privacy protection scheme in the Internet of vehicles
    Cui, Jie
    Chen, Xuefeng
    Zhang, Jing
    Wei, Lu
    Zhong, Hong
    Tongxin Xuebao/Journal on Communications, 2021, 42 (07): : 150 - 161
  • [26] Off-chip Electrode Insulator Based Dielectrophoresis
    Zellner, Phillip
    Shake, Tyler
    Agah, Masoud
    Sahari, Ali
    Behkam, Bahareh
    2012 IEEE SENSORS PROCEEDINGS, 2012, : 1668 - 1671
  • [27] On the impact of serialization on the cache performances in network-on-chip based MPSoCs
    Meloni, Paolo
    Busonera, Giovanni
    Carta, Salvatore
    Raffo, Luigi
    DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 556 - +
  • [28] Power protocol: Reducing power dissipation on off-chip data buses
    Basu, K
    Choudhary, A
    Pisharath, J
    Kandemir, M
    35TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO-35), PROCEEDINGS, 2002, : 345 - 355
  • [29] Design reuse of on/off-chip bus bridge for efficient test access to AMBA-based SoC
    Song, Jaehoon
    Han, Juhee
    Kim, Dooyoung
    Yi, Hyunbean
    Park, Sungju
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 193 - 198
  • [30] Boosting Off-chip Interconnects through Power Line Communication
    Zhang, Xiang
    Coutts, Ryan
    Cheng, Chung-Kuan
    2016 IEEE 25TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2016, : 189 - 191