Off-chip bus power minimization using serialization with cache-based encoding

被引:1
|
作者
Mohammad, Khader [1 ]
Kabeer, Ahsan [2 ]
Taha, Tarek M. [3 ]
Owaida, Muhsen [1 ]
Washha, Mandi [1 ]
机构
[1] Birzeit Univ, Birzeit, Palestine
[2] Clemson Univ, Clemson, SC 29634 USA
[3] Univ Dayton, Dayton, OH 45469 USA
来源
MICROELECTRONICS JOURNAL | 2016年 / 54卷
关键词
Memory data bus power; Frequent value encoding; Serialization; On and off-chip data bus minimization; ENERGY-CONSUMPTION;
D O I
10.1016/j.mejo.2016.06.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The data bus is a major component of high power consumption in small process high-performance systems and in systems-on-chip (SoC) design. This paper presents an analysis of different state-of-the-art techniques for reducing the power of off-chip memory bus interface, with proposing an approach overcoming some limitations existing in the state-of-art methods. More precisely, the paper introduces a serialization (S) method combined with cache-based encoding scheme, aiming at saving the optimal possible power for off-chip memory bus. Bus serialization reduces the number of transmission wires, while a Serialization-Widening (SW) approach reduces the bus capacitance and the number of transmission wires. Experimental results show that, for off-chip data bus, the serialization approach with cache-based encoding achieves 31% and 52% power reduction for single-core and multi-core applications, respectively, when using fixed voltage and frequency with 128 bits data bus. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:138 / 149
页数:12
相关论文
共 50 条
  • [31] Controlling inductive cross-talk and power in off-chip buses using CODECs
    LaMeres, Brock J.
    Gulati, Kanupriya
    Khatri, Sunil P.
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 850 - 855
  • [32] PageVault: Securing Off-Chip Memory using Page-Based Authentication
    Tine, Blaise-Pascal
    Yalamanchili, Sudhakar
    MEMSYS 2017: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, 2017, : 293 - 304
  • [33] Demodulation based testing of off-chip driver performance
    Daehn, W
    ETW 2001: IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2001, : 42 - 47
  • [34] Efficient Memory Repair Using Cache-Based Redundancy
    Axelos, Nicholas
    Pekmestzi, Kiamal
    Gizopoulos, Dimitris
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (12) : 2278 - 2288
  • [35] A bus encoding technique for power and cross-talk minimization
    Subrahmanya, P
    Manimegalai, R
    Kamakoti, V
    Mutyam, M
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 443 - 448
  • [36] Packet Processing Architecture with Off-Chip Last Level Cache Using Interleaved 3D-Stacked DRAM
    Korikawa, Tomohiro
    Kawabata, Akio
    He, Fujun
    Oki, Eiji
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2021, E104B (02) : 149 - 157
  • [37] NOVELLA: Nonvolatile Last-Level Cache Bypass for Optimizing Off-Chip Memory Energy
    Bagchi, Aritra
    Rishabh, Ohm
    Panda, Preeti Ranjan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (11) : 3913 - 3924
  • [38] Low-Power Supply Circuit Using Off-Chip Resonant Circuit for Adiabatic Logic
    Takahashi, Yasuhiro
    Sato, Hisao
    ELECTRONICS AND COMMUNICATIONS IN JAPAN, 2015, 98 (03) : 1 - 8
  • [39] Detection of Trojans Using a Combined Ring Oscillator Network and Off-Chip Transient Power Analysis
    Zhang, Xuehui
    Ferraiuolo, Andrew
    Tehranipoor, Mohammad
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2013, 9 (03)
  • [40] Using Switchable Pins to Increase Off-Chip Bandwidth in Chip-Multiprocessors
    Chen, Shaoming
    Irving, Samuel
    Peng, Lu
    Hu, Yue
    Zhang, Ying
    Srivastava, Ashok
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2017, 28 (01) : 274 - 289