A 500-MS/s 8-b Low Power High Speed Asynchronous SAR ADC in 40-nm CMOS

被引:1
|
作者
Ding, Bowen [1 ]
Miao, Peng [1 ]
Li, Fei [1 ]
机构
[1] Sch Southeast, Nanjing, Peoples R China
关键词
Analog-to-digital converter; asynchronous logic; successive approximation algorithm; capacitor array; low power;
D O I
10.1109/icfsp48124.2019.8938045
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a 500-MS/s 8-b single-channel asynchronous successive approximation register (SAR) analog-to-digital converter (ADC) that achieves low input frequency SNDR/SFDR of 45.89/58.9 dB, while the SNDR/SFDR near Nyquist is 44.75/58.8 dB with excellent power efficiency. The ADC adopts background digital detection with analog calibration techniques to correct offset mismatch. The high linearity is guaranteed by a kind of fast input bootstrapped circuits as the input switches. Furthermore, the proposed double-tail dynamic comparator and Set-and-Down structure capacitive digital-to-analog converter (CDAC) save the overall energy. The total power consumption is 0.61mW under a 1.1-V supply.
引用
收藏
页码:136 / 140
页数:5
相关论文
共 50 条
  • [31] A 7b 400 MS/s pipelined SAR ADC in 65 nm CMOS
    Ding, Ruixue
    Dang, Li
    Lin, Hanchao
    Sun, Depeng
    Liu, Shubin
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2020, 95
  • [32] A 12 Bit 500 MS/s Sub-2 Radix SAR ADC for a Time-Interleaved 8 GS/s ADC in 28 nm CMOS
    Buballa, Frowin
    Linnhoff, Sebastian
    Reinhold, Michael
    Gerfers, Friedel
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [33] A 10b 200MS/s 0.82mW SAR ADC in 40nm CMOS
    Huang, Guan-Ying
    Chang, Soon-Jyh
    Lin, Ying-Zu
    Liu, Chun-Cheng
    Huang, Chun-Po
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 289 - 292
  • [34] A Two-channel 10b 160 MS/s 28 nm CMOS Asynchronous Pipelined-SAR ADC with Low Channel Mismatch
    An, Tai-Ji
    Cho, Young-Sea
    Park, Jun-Sang
    Ahn, Gil-Cho
    Lee, Seung-Hoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (05) : 636 - 647
  • [35] An 8-b 400-MS/s 2-b-Per-Cycle SAR ADC With Resistive DAC
    Wei, Hegong
    Chan, Chi-Hang
    Chio, U-Fat
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, Rui Paulo
    Maloberti, Franco
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (11) : 2763 - 2772
  • [36] 1.2 V 10-bits 40 MS/s CMOS SAR ADC for low-power applications
    Lu, Chi-Chang
    Huang, Ding-Ke
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (06) : 857 - 862
  • [37] An Adaptive DAC Settling Waiting Time Optimized Ultra Low Voltage Asynchronous SAR ADC in 40 nm CMOS
    Sekimoto, Ryota
    Shikata, Akira
    Yoshioka, Kentaro
    Kuroda, Tadahiro
    Ishikuro, Hiroki
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (06): : 820 - 827
  • [38] Design of a Low Power 10-b 8-MS/s Asynchronous SAR ADC with On-Chip Reference Voltage Generator
    Shehzad, Khuram
    Verma, Deeksha
    Khan, Danial
    Ul Ain, Qurat
    Basim, Muhammad
    Kim, Sung Jin
    Pu, YoungGun
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    ELECTRONICS, 2020, 9 (05)
  • [39] A 150-MS/s 8-b 71-mW CMOS time-interleaved ADC
    Limotyrakis, S
    Kulchycki, SD
    Su, DK
    Wooley, BA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) : 1057 - 1067
  • [40] A 10 b 50 MS/s two-stage pipelined SAR ADC in 1 8 0 nm CMOS
    Shen Yi
    Liu Shubin
    Zhu Zhangming
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (06)