A 500-MS/s 8-b Low Power High Speed Asynchronous SAR ADC in 40-nm CMOS

被引:1
|
作者
Ding, Bowen [1 ]
Miao, Peng [1 ]
Li, Fei [1 ]
机构
[1] Sch Southeast, Nanjing, Peoples R China
关键词
Analog-to-digital converter; asynchronous logic; successive approximation algorithm; capacitor array; low power;
D O I
10.1109/icfsp48124.2019.8938045
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a 500-MS/s 8-b single-channel asynchronous successive approximation register (SAR) analog-to-digital converter (ADC) that achieves low input frequency SNDR/SFDR of 45.89/58.9 dB, while the SNDR/SFDR near Nyquist is 44.75/58.8 dB with excellent power efficiency. The ADC adopts background digital detection with analog calibration techniques to correct offset mismatch. The high linearity is guaranteed by a kind of fast input bootstrapped circuits as the input switches. Furthermore, the proposed double-tail dynamic comparator and Set-and-Down structure capacitive digital-to-analog converter (CDAC) save the overall energy. The total power consumption is 0.61mW under a 1.1-V supply.
引用
收藏
页码:136 / 140
页数:5
相关论文
共 50 条
  • [21] An 8-bit 208 MS/s SAR ADC in 65 nm CMOS
    Zhangming Zhu
    Qiyu Wang
    Yu Xiao
    Xiaoli Song
    Yintang Yang
    Analog Integrated Circuits and Signal Processing, 2013, 76 : 129 - 137
  • [22] An 8-bit 208 MS/s SAR ADC in 65 nm CMOS
    Zhu, Zhangming
    Wang, Qiyu
    Xiao, Yu
    Song, Xiaoli
    Yang, Yintang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 76 (01) : 129 - 137
  • [23] An 8-b 8-GS/s Time-Interleaved SAR ADC With Foreground Offset Calibration in 28nm CMOS
    Yang, Zhanpeng
    Xing, Xinpeng
    Zheng, Xinfa
    Feng, Haigang
    Fu, Hongyan
    Gielen, Georges
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 181 - 184
  • [24] 8-Bit High Speed, Power Efficient SAR ADC Designed in 90 nm CMOS Technology
    Singh, Vijay Pratap
    Sharma, Gaurav Kumar
    Shukla, Aasheesh
    2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
  • [25] 8 b 10 MS/s differential SAR ADC in 28 nm CMOS for precise energy measurement
    Kaczmarczyk, P.
    Kmon, P.
    JOURNAL OF INSTRUMENTATION, 2022, 17 (03):
  • [26] A 0.95-mW 6-b 700-MS/s Single-Channel Loop-Unrolled SAR ADC in 40-nm CMOS
    Chen, Long
    Ragab, Kareem
    Tang, Xiyuan
    Song, Jeonggoo
    Sanyal, Arindam
    Sun, Nan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (03) : 244 - 248
  • [27] A 6-bit 1-GS/s Two-Step SAR ADC in 40-nm CMOS
    Tai, Hung-Yen
    Tsai, Cheng-Hsueh
    Tsai, Pao-Yang
    Chen, Hung-Wei
    Chen, Hsin-Shu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (05) : 339 - 343
  • [28] A 9-bit 50MS/s Asynchronous SAR ADC in 28nm CMOS
    Cao, Tuan-Vu
    Aunet, Snorre
    Ytterdal, Trond
    2012 NORCHIP, 2012,
  • [29] A 10-bit 50-MS/s Asynchronous SAR ADC in 65nm CMOS
    Zhao, Jiecheng
    Huang, Zhixiang
    Hou, Xueshi
    2022 IEEE 14TH INTERNATIONAL CONFERENCE ON ADVANCED INFOCOMM TECHNOLOGY (ICAIT 2022), 2022, : 225 - 229
  • [30] A 28 nm CMOS 10 bit 100 MS/s Asynchronous SAR ADC with Low-Power Switching Procedure and Timing-Protection Scheme
    Tang, Fang
    Ma, Qiyun
    Shu, Zhou
    Zheng, Yuanjin
    Bermak, Amine
    ELECTRONICS, 2021, 10 (22)