45nm/32nm CMOS - Challenge and perspective -

被引:0
|
作者
Ishimaru, Kazunari [1 ]
机构
[1] IBM TJ Watson Res Ctr, Toshiba Amer Elect Componenets Inc, POB 218, Yorktown Hts, NY 10598 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Product of 45nm node technology will start by the end of this year. However, difficulty of new technology development is increasing and some company dropped off from the competition. The big challenge for 45nm node is the usage of immersion lithography. Most of the other technologies used for 45nm node are the extension of those used for 65nm node. On the other hand, there will be a big jump for 32nm node technology. The biggest item is metal gate and high-k gate insulator system. Self barrier layer formation for BEOL is also new item. To achieve the target performance, performance improvement for each component is required. Variability in not only SRAM but also in logic will increase. To overcome these difficulties, closer collaboration between device and circuit is important.
引用
收藏
页码:32 / +
页数:2
相关论文
共 50 条
  • [21] Voltage Scaling for SRAM in 45nm CMOS Process
    Hu, Jianping
    Zhu, Jiaguo
    QUANTUM, NANO, MICRO AND INFORMATION TECHNOLOGIES, 2011, 39 : 253 - 259
  • [22] A novel current reference in 45nm cmos technology
    Nagulapalli, R.
    Hayatleh, K.
    Barker, S.
    Zourob, S.
    Venkatareddy, A.
    PROCEEDINGS OF THE 2017 IEEE SECOND INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES (ICECCT), 2017,
  • [23] Inverse Lithography Technology (ILT) a natural solution for model-based SRAF at 45nm and 32nm - art. no. 660739
    Pang, Linyong
    Liu, Yong
    Abrams, Dan
    PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY XIV, PTS 1 AND 2, 2007, 6607 : 60739 - 60739
  • [24] Challenges of metals integration for 45nm and 32mn from a manufacturing perspective
    Feustel, Frank
    Friedemann, Michael
    Preusse, Axel
    ADVANCED METALLIZATION CONFERENCE 2007 (AMC 2007), 2008, 23 : 347 - 353
  • [25] Designing SRAM using CMOS and CNTFET at 32nm Technology
    Shrivastava, Arushi
    Damahe, Parul
    Kumbhare, Vijay Rao
    Majumder, Manoj Kumar
    2019 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2019), 2019, : 284 - 287
  • [26] CMOS Transistor Scaling Past 32nm and Implications on Variation
    Kuhn, Kelin J.
    2010 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE, 2010, : 241 - 246
  • [27] A Novel Hardened Design of a CMOS Memory Cell at 32nm
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE VLSI SYSTEMS, PROCEEDINGS, 2009, : 58 - 64
  • [28] CuAl alloy: A robust solution for 45/32nm integration
    Vanypre, Thomas
    Mourier, Thierry
    Jourdan, Nicolas
    Cordeau, Maryline
    Torres, Joaquin
    ADVANCED METALLIZATION CONFERENCE 2007 (AMC 2007), 2008, 23 : 385 - 389
  • [29] Hardware Implementation of HEVC Inverse Transform in 45nm CMOS
    Calusdian, Richard
    Stillmaker, Aaron
    2020 IEEE 11TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2020,
  • [30] 32nm CMOS工艺技术挑战(英文)
    吴汉明
    王国华
    黄如
    王阳元
    半导体学报, 2008, (09) : 1637 - 1653