45nm/32nm CMOS - Challenge and perspective -

被引:0
|
作者
Ishimaru, Kazunari [1 ]
机构
[1] IBM TJ Watson Res Ctr, Toshiba Amer Elect Componenets Inc, POB 218, Yorktown Hts, NY 10598 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Product of 45nm node technology will start by the end of this year. However, difficulty of new technology development is increasing and some company dropped off from the competition. The big challenge for 45nm node is the usage of immersion lithography. Most of the other technologies used for 45nm node are the extension of those used for 65nm node. On the other hand, there will be a big jump for 32nm node technology. The biggest item is metal gate and high-k gate insulator system. Self barrier layer formation for BEOL is also new item. To achieve the target performance, performance improvement for each component is required. Variability in not only SRAM but also in logic will increase. To overcome these difficulties, closer collaboration between device and circuit is important.
引用
收藏
页码:32 / +
页数:2
相关论文
共 50 条
  • [12] RET application in 45nm node and 32nm node contact hole dry ArF lithography process development
    Miao, Xiangqun
    Xu, Xumou
    Chen, Yongmei
    Ordonio, Chris
    Bencher, Chris
    Ngai, Chris
    OPTICAL MICROLITHOGRAPHY XX, PTS 1-3, 2007, 6520
  • [13] Advanced BEOL R&D activity at Crolles Alliance - Evaluation and implementation of emerging processes and alternative architectures for 45nm and 32nm CMOS generations
    Torres, J
    Arnal, V
    Gosset, LG
    Besling, WFA
    Farcy, A
    Chapelon, LL
    Goldberg, C
    Fuchsmann, A
    Vitiello, J
    Chhun, S
    Aimadeddine, M
    Guedj, C
    Guillaumond, JF
    ADVANCED METALLIZATION CONFERENCE 2005 (AMC 2005), 2006, : 3 - 14
  • [14] CMOS Scaling Beyond 32nm: Challenges and Opportunities
    Kuhn, Kelin J.
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 310 - +
  • [15] Process challenges in CMOS FEOL for 32nm node
    Wang, Guohua
    Wu, Hanming
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1126 - 1129
  • [16] Stress Engineering for 32nm CMOS Technology Node
    Wu, Jeff
    Wang, Xin
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 113 - 116
  • [17] Advanced CMOS technology beyond 45nm node
    Kawanaka, Shigeru
    Hokazono, Akira
    Yasutake, Nobuaki
    Tatsumura, Kosuke
    Koyama, Masato
    Toyoshima, Yoshiaki
    2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 164 - +
  • [18] Design and CAD challenges in 45nm CMOS and beyond
    Frank, David J.
    Puri, Ruchir
    Toma, Dorel
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 497 - +
  • [19] Dynamic SRAM Stability Characterization in 45nm CMOS
    Toh, Seng Oon
    Guo, Zheng
    Nikolic, Borivoje
    2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 35 - 36
  • [20] FOREMOST project will integrate 45nm CMOS technology
    不详
    ELECTRONICS WORLD, 2007, 113 (1852): : 6 - 6