45nm/32nm CMOS - Challenge and perspective -

被引:0
|
作者
Ishimaru, Kazunari [1 ]
机构
[1] IBM TJ Watson Res Ctr, Toshiba Amer Elect Componenets Inc, POB 218, Yorktown Hts, NY 10598 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Product of 45nm node technology will start by the end of this year. However, difficulty of new technology development is increasing and some company dropped off from the competition. The big challenge for 45nm node is the usage of immersion lithography. Most of the other technologies used for 45nm node are the extension of those used for 65nm node. On the other hand, there will be a big jump for 32nm node technology. The biggest item is metal gate and high-k gate insulator system. Self barrier layer formation for BEOL is also new item. To achieve the target performance, performance improvement for each component is required. Variability in not only SRAM but also in logic will increase. To overcome these difficulties, closer collaboration between device and circuit is important.
引用
收藏
页码:32 / +
页数:2
相关论文
共 50 条
  • [31] An Integrated Reconfigurable Tuner in 45nm CMOS SOI Technology
    Jou, Alice Yi-Szu
    Liu, Chen
    Mohammadi, Saeed
    2015 IEEE 15TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS (SIRF), 2015, : 67 - 69
  • [32] High Voltage Protection for USB Transceivers in 45nm CMOS
    Chand, Jagdish
    Mehta, Ravi
    Seth, Sumantra
    Chakravarty, Sujoy
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2027 - 2030
  • [33] Design of Ultra Low power Flip Flops in Sub-Threshold Region for Bio-medical Applications in 45nm, 32nm and 22nm Technologies
    Bhutada, Shrikant
    Asati, Abhijit
    Dubey, Anuj
    2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,
  • [34] 32nm interconnect developed
    不详
    ELECTRONICS WORLD, 2007, 113 (1852): : 7 - 7
  • [35] 40V MESFETs Fabricated on 32nm SOI CMOS
    Lepkowski, William
    Wilk, Seth J.
    Kam, J.
    Thornton, Trevor J.
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [36] Material Loss Impact on Device Performance for 32nm CMOS And Beyond
    Kirkpatrick, Brian K.
    Chambers, James J.
    Prins, Steven L.
    Riley, Deborah J.
    Wade Xiong, Weize
    Wang, Xin
    ULTRA CLEAN PROCESSING OF SEMICONDUCTOR SURFACES IX, 2009, 145-146 : 245 - 248
  • [37] 45和32nm面临新的刻蚀挑战
    Peter Singer
    集成电路应用, 2007, (04) : 43 - 46
  • [39] A Nanogap Transducer Array on 32nm CMOS for Electrochemical DNA Sequencing
    Hall, Drew A.
    Daniels, Jonathan S.
    Geuskens, Bibiche
    Tayebi, Noureddine
    Credo, Grace M.
    Liu, David J.
    Li, Handong
    Wu, Kai
    Su, Xing
    Varma, Madoo
    Elibol, Oguz H.
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 288 - U400
  • [40] Revolutionary Nanoelectronic Devices and Processes for Post 32nm CMOS Era
    Nishi, Yoshio
    ADVANCED GATE STACK, SOURCE/DRAIN, AND CHANNEL ENGINEERING FOR SI-BASED CMOS 5: NEW MATERIALS, PROCESSES, AND EQUIPMENT, 2009, 19 (01): : 3 - 14