A Novel Hardened Design of a CMOS Memory Cell at 32nm

被引:3
|
作者
Lin, Sheng [1 ]
Kim, Yong-Bin [1 ]
Lombardi, Fabrizio [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
hardening; soft error tolerance; memory; nano CMOS; TRANSIENT FAULTS;
D O I
10.1109/DFT.2009.18
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper proposes a new design for hardening a CMOS memory cell at the nano feature size of 32nm. By separating the circuitry for the write and read operations, the static stability of the proposed cell configuration increases more than 4.4 times at typical process corner, respectively compared to previous designs. Simulation shows that by appropriately sizing the pull-down transistors, the proposed cell results in a 40% higher critical charge and 13% less delay than the conventional design. Simulation results are provided using the predictive technology file for 32nm feature size in CMOS to show that the proposed hardened memory cell is best suited when designing memories for both high performance and soft error tolerance.
引用
收藏
页码:58 / 64
页数:7
相关论文
共 50 条
  • [1] DESIGN OF A NOVEL ARRAY MULTIPLIER USING ADIABATIC LOGIC IN 32NM CMOS TECHNOLOGY
    Pittala, Suresh Kumar
    Rani, A. Jhansi
    IIOAB JOURNAL, 2016, 7 (09) : 740 - 745
  • [3] 45nm/32nm CMOS - Challenge and perspective
    Ishimaru, Kazunari
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 32 - 35
  • [4] 45nm/32nm CMOS - Challenge and perspective -
    Ishimaru, Kazunari
    ESSDERC 2007: PROCEEDINGS OF THE 37TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2007, : 32 - +
  • [5] CMOS Scaling Beyond 32nm: Challenges and Opportunities
    Kuhn, Kelin J.
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 310 - +
  • [6] Process challenges in CMOS FEOL for 32nm node
    Wang, Guohua
    Wu, Hanming
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1126 - 1129
  • [7] Stress Engineering for 32nm CMOS Technology Node
    Wu, Jeff
    Wang, Xin
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 113 - 116
  • [8] Design and Parametric Analysis of 32nm OPAMP in CMOS and CNFET Technologies for Optimum Performance
    Usmani, Fahad Ali
    Hasan, Mohammad
    2009 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA 2009), 2009, : 87 - 92
  • [9] Design and Parametric Analysis of 32nm OPAMP in CMOS and CNFET Technology for Optimum Performance
    Usmani, Fahad Ali
    Alam, Naushad
    Hasan, Mohd.
    NAECON: PROCEEDINGS OF THE IEEE 2009 NATIONAL AEROSPACE & ELECTRONICS CONFERENCE, 2009, : 126 - 130
  • [10] A 90 nm Bulk CMOS Radiation Hardened by Design Cache Memory
    Yao, Xiaoyin
    Clark, Lawrence T.
    Patterson, Dan W.
    Holbert, Keith E.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (04) : 2089 - 2097