共 50 条
- [1] 45nm/32nm CMOS - Challenge and perspective ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 32 - 35
- [4] Using CMP Model for 45nm/32nm BEOL Process and Design Evaluations CHEMICAL MECHANICAL POLISHING 11, 2010, 33 (10): : 3 - 7
- [5] A Gradient Descent Bias Optimizer for Oscillator Phase Noise Reduction Demonstrated in 45nm and 32nm SOI CMOS PROCEEDINGS OF THE 2018 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2018, : 344 - 347
- [6] Optical issues of thin organic pellicles in 45nm and 32nm immersion lithography PHOTOMASK TECHNOLOGY 2006, PTS 1 AND 2, 2006, 6349
- [7] Energy/power breakdown of pipelined nanometer caches (90nm/65nm/45nm/32nm) ISLPED '06: Proceedings of the 2006 International Symposium on Low Power Electronics and Design, 2006, : 25 - 30
- [8] 45nm and 32nm half-pitch patterning with 193nm dry lithography and double patterning OPTICAL MICROLITHOGRAPHY XXI, PTS 1-3, 2008, 6924
- [9] New Electron Beam Proximity effects Correction (EBPC) approach for 45nm and 32nm nodes Manakli, S. (serdar.manakli@st.com), IEEE Electron Device Society; Japan Society of Applied Physics (IEEE Computer Society):
- [10] Cell projection use in mask-less lithography for 45nm & 32nm logic nodes ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES, 2009, 7271