45nm/32nm CMOS - Challenge and perspective -

被引:0
|
作者
Ishimaru, Kazunari [1 ]
机构
[1] IBM TJ Watson Res Ctr, Toshiba Amer Elect Componenets Inc, POB 218, Yorktown Hts, NY 10598 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Product of 45nm node technology will start by the end of this year. However, difficulty of new technology development is increasing and some company dropped off from the competition. The big challenge for 45nm node is the usage of immersion lithography. Most of the other technologies used for 45nm node are the extension of those used for 65nm node. On the other hand, there will be a big jump for 32nm node technology. The biggest item is metal gate and high-k gate insulator system. Self barrier layer formation for BEOL is also new item. To achieve the target performance, performance improvement for each component is required. Variability in not only SRAM but also in logic will increase. To overcome these difficulties, closer collaboration between device and circuit is important.
引用
收藏
页码:32 / +
页数:2
相关论文
共 50 条
  • [1] 45nm/32nm CMOS - Challenge and perspective
    Ishimaru, Kazunari
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 32 - 35
  • [2] 45 nm/32 nm CMOS - Challenge and perspective
    Ishimaru, Kazunari
    SOLID-STATE ELECTRONICS, 2008, 52 (09) : 1266 - 1273
  • [4] Using CMP Model for 45nm/32nm BEOL Process and Design Evaluations
    Economikos, Laertis
    Bao, Jerry
    Low, Kia S.
    Tseng, Wei-tsu
    Matusiewicz, Gerald
    CHEMICAL MECHANICAL POLISHING 11, 2010, 33 (10): : 3 - 7
  • [5] A Gradient Descent Bias Optimizer for Oscillator Phase Noise Reduction Demonstrated in 45nm and 32nm SOI CMOS
    Ferriss, Mark
    Sadhu, Bodhisatwa
    Friedman, Daniel
    PROCEEDINGS OF THE 2018 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2018, : 344 - 347
  • [6] Optical issues of thin organic pellicles in 45nm and 32nm immersion lithography
    Lucas, Kevin
    Gordon, Joseph S.
    Conley, Will
    Saied, Mazen
    Warrick, Scott
    Pochkowski, Mike
    Smith, Mark D.
    West, Craig
    Kalk, Franklin
    Kuijten, Jan Pieter
    PHOTOMASK TECHNOLOGY 2006, PTS 1 AND 2, 2006, 6349
  • [7] Energy/power breakdown of pipelined nanometer caches (90nm/65nm/45nm/32nm)
    Rodriguez, Samuel
    Jacob, Bruce
    ISLPED '06: Proceedings of the 2006 International Symposium on Low Power Electronics and Design, 2006, : 25 - 30
  • [8] 45nm and 32nm half-pitch patterning with 193nm dry lithography and double patterning
    Dai, Huixiong
    Bencher, Chris
    Chen, Yongmei
    Woo, Hyungje
    Ngai, Chris
    Xu, Xumou
    OPTICAL MICROLITHOGRAPHY XXI, PTS 1-3, 2008, 6924
  • [9] New Electron Beam Proximity effects Correction (EBPC) approach for 45nm and 32nm nodes
    Manakli, S. (serdar.manakli@st.com), IEEE Electron Device Society; Japan Society of Applied Physics (IEEE Computer Society):
  • [10] Cell projection use in mask-less lithography for 45nm & 32nm logic nodes
    Manakli, S.
    Komami, H.
    Takizawa, M.
    Mitsuhashi, T.
    Pain, L.
    ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES, 2009, 7271